參數(shù)資料
型號: EPM7256AE
廠商: Altera Corporation
英文描述: Programmable Logic Device Family(MAX7000A可編程邏輯系列器件)
中文描述: 可編程邏輯器件系列(MAX7000A可編程邏輯系列器件)
文件頁數(shù): 54/70頁
文件大?。?/td> 1614K
代理商: EPM7256AE
54
Altera Corporation
MAX 7000A Programmable Logic Device Family Data Sheet
Preliminary Information
Notes to tables:
(1)
This pin can function as either a JTAG pin or a user I/O pin. If the device is programmed to use the JTAG ports for
BST or in-system programming, this pin is not available as a user I/O pin.
(2)
EPM7512AE devices in the 208-pin PQFP package support vertical migration from EPM7256E, EPM7256S, and
EPM7256A devices. EPM7512AE devices contain additional I/O pins which are no connects on the EPM7256E,
EPM7256S, and EPM7256A devices. To support these additional I/O pins, EPM7512AE devices have two additional
VCCIO
(pins 105 and 207) and
GNDIO
(pins 51 and 158) pins that are no-connect pins on the EPM7256E, EPM7256S,
and EPM7256A devices. To achieve vertical migration between the EPM7256A and EPM7512AE devices, the no-
connect pins 105 and 207 may be tied to
VCCIO
and pins 51 and 158 may be tied to
GNDIO
on the EPM7256A devices.
On the EPM7256E and EPM7256S devices, these no-connect pins must not be tied to
VCCIO
or
GNDIO
.
(3)
The user I/O pin count includes dedicated input pins and all I/O pins.
Table 31. EPM7512AE Dedicated Pin-Outs
Dedicated Pin
144-Pin
TQFP
208-Pin
PQFP
(1)
256-Pin
BGA
256-Pin
FineLine BGA
INPUT/GCLK1
125
127
126
128
4
20
89
104
52, 57, 124, 129
184
182
183
181
176
127
30
189
75, 82, 180, 185
L1
K2
K1
K3
A2
B12
V12
Y2
J20, K4, K18, L2,
L17
A1, B2, B19, B20,
C3, C18, D4, D17,
U4, U17, V3, V18,
V19, W2, W19, Y1,
Y20
J1, J19, L4, M19,
M20
C4, C17, D3, D5,
D16, D18, E4, E17,
T4, T17, U3, U5,
U16, U18, V2, V4,
V17
212
D9
E8
E9
D8
D4
J6
J11
D13
A8, C9, G9, K8, P9
INPUT/GCLRn
INPUT/OE1
INPUT/OE2/GCLK2
TDI
(2)
TMS
(2)
TCK
(2)
TDO
(2)
GNDINT
GNDIO
3, 13, 17, 33, 59, 64,
85, 105, 135
14, 32, 50, 51, 72,
94, 116, 134, 152,
158, 174, 200
A3, B10, C2, D14,
F6, G10, H8, J9, K7,
L11, M3, P6, P10,
R2, R3, T1, T15
VCCINT
51, 58, 123, 130
74, 83, 179, 186
B9, C8, G8, K9, P8
VCCIO
24, 50, 73, 76,
95, 115, 144
5, 23, 41, 63, 85,
105, 107, 125, 143,
165, 191, 207
B3, B5, C14, E15,
F11, G3, G7, G15,
H9, J8, K10,L3, L6,
M15, P14, T2, T3
No Connect (N.C.)
Total User I/O Pins
(3)
120
176
212
相關(guān)PDF資料
PDF描述
EPM9320A Programmable Logic Device Family(MAX9000可編程邏輯系列器件)
EPM9480 Programmable Logic Device Family(MAX9000可編程邏輯系列器件)
EPM9320 Programmable Logic Device Family(MAX9000可編程邏輯系列器件)
EPM9400 Programmable Logic Device Family(MAX9000可編程邏輯系列器件)
EPM9560 Programmable Logic Device Family(MAX9000可編程邏輯系列器件)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM7256AEFC100-10 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 256 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7256AEFC100-10N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 256 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7256AEFC100-5 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 256 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7256AEFC100-7 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 256 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7256AEFC100-7N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 256 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100