參數(shù)資料
型號: EP4SGX530HH35C3NES
廠商: Altera
文件頁數(shù): 28/82頁
文件大?。?/td> 0K
描述: IC STRATIX IV GX 530K 1152-HBGA
標準包裝: 3
系列: Stratix® IV GX
LAB/CLB數(shù): 21248
邏輯元件/單元數(shù): 531200
RAM 位總計: 28033024
輸入/輸出數(shù): 564
電源電壓: 0.87 V ~ 0.93 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 1152-BBGA 裸露焊盤
供應商設(shè)備封裝: 1152-HBGA(40x40)
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
1–26
Switching Characteristics
March 2014
Altera Corporation
Stratix IV Device Handbook
Volume 4: Device Datasheet and Addendum
Rise/fall time
0.2
0.2
0.2
UI
Duty cycle
45
55
45
55
45
55
%
Peak-to-peak
differential input
voltage
200
1200
200
1200
200
1200
mV
On-chip termination
resistors
100
100
100
VICM
1200 ± 10%
mV
Transmitter REFCLK
Phase Noise
10 Hz
-50
-50
-50
dBc/Hz
100 Hz
-80
-80
-80
dBc/Hz
1 KHz
-110
-110
-110
dBc/Hz
10 KHz
-120
-120
-120
dBc/Hz
100 KHz
-120
-120
-120
dBc/Hz
1 MHz
-130
-130
-130
dBc/Hz
Transmitter REFCLK
Phase Jitter (rms)
for 100 MHz
10 KHz to
20 MHz
——
3
3
3
ps
RREF
——
2000
± 1%
2000
± 1%
——
2000
± 1%
Transceiver Clocks
Calibration block
clock frequency
10
125
10
125
10
125
MHz
reconfig_clk
clock frequency
Dynamic
reconfiguration
clock frequency
2.5/
37.5
——
2.5/
37.5
—50
2.5/
37.5
—50
MHz
fixedclk
clock
frequency
PCIe Receiver
Detect
125
125
125
MHz
Delta time between
reconfig_clks
——
2
2
2
ms
Transceiver block
minimum
(gxb_powerdown)
power-down pulse
width
——
1
1
1
s
Receiver
Supported I/O
Standards
1.4 V PCML, 1.5 V PCML, 2.5 V PCML, LVPECL, LVDS
Data rate (Single
width,
non-PMA Direct) (16)
600
3750
600
3750
600
3750
Mbps
Table 1–24. Transceiver Specifications for Stratix IV GT Devices (Part 2 of 8)
Symbol/
Description
Conditions
–1 Industrial Speed
Grade
–2 Industrial Speed
Grade
–3 Industrial Speed
Grade
Unit
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
相關(guān)PDF資料
PDF描述
EP4SGX530HH35C3ES IC STRATIX IV GX 530K 1152-HBGA
AGM43DTAN-S189 CONN EDGECARD 86POS R/A .156 SLD
AYM43DTAH-S189 CONN EDGECARD 86POS R/A .156 SLD
ASM43DTAH-S189 CONN EDGECARD 86POS R/A .156 SLD
AGM43DTAH-S189 CONN EDGECARD 86POS R/A .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP4SGX530HH35C4 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 21248 LABs 564 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530HH35C4ES 制造商:Altera Corporation 功能描述:IC STRATIX IV GX FPGA 1152HBGA
EP4SGX530HH35C4N 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 21248 LABs 564 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530HH35C4NES 制造商:Altera Corporation 功能描述:IC STRATIX IV FPGA 制造商:Altera Corporation 功能描述:IC STRATIX IV GX FPGA 1152HBGA
EP4SGX530HH35I3 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 21248 LABs 564 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256