參數(shù)資料
型號: CY7C142
廠商: Cypress Semiconductor Corp.
英文描述: 2Kx8 Dual-Port Static RAM(2K x 8 雙端口靜態(tài) RAM)
中文描述: 2Kx8雙端口靜態(tài)存儲器(2K × 8雙端口靜態(tài)RAM)的
文件頁數(shù): 1/18頁
文件大小: 561K
代理商: CY7C142
2K x 8 Dual-Port Static RAM
CY7C132/CY7C136
CY7C142/CY7C146
Cypress Semiconductor Corporation
Document #: 38-06031 Rev. *C
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised September 1, 2005
Features
True Dual-Ported memory cells which allow simulta-
neous reads of the same memory location
2K x 8 organization
0.65-micron CMOS for optimum speed/power
High-speed access: 15 ns
Low operating power: I
CC
= 110 mA (max.)
Fully asynchronous operation
Automatic power-down
Master CY7C132/CY7C136 easily expands data bus
width to 16 or more bits using slave CY7C142/CY7C146
BUSY output flag on CY7C132/CY7C136; BUSY input
on CY7C142/CY7C146
INT flag for port-to-port communication (52-pin
PLCC/PQFP versions)
Available in 48-pin DIP (CY7C132/142), 52-pin PLCC and
52-pin TQFP (CY7C136/146)
Pb-Free packages available
Functional Description
The CY7C132/CY7C136/CY7C142 and CY7C146 are
high-speed CMOS 2K by 8 dual-port static RAMs. Two ports
are provided to permit independent access to any location in
memory. The CY7C132/ CY7C136 can be utilized as either a
standalone 8-bit dual-port static RAM or as a MASTER
dual-port RAM in conjunction with the CY7C142/CY7C146
SLAVE dual-port device in systems requiring 16-bit or greater
word widths. It is the solution to applications requiring shared
or buffered data such as cache memory for DSP, bit-slice, or
multiprocessor designs.
Each port has independent control pins; chip enable (CE),
write enable (R/W), and output enable (OE). BUSY flags are
provided on each port. In addition, an interrupt flag (INT) is
provided on each port of the 52-pin PLCC version. BUSY
signals that the port is trying to access the same location
currently being accessed by the other port. On the PLCC
version, INT is an interrupt flag indicating that data has been
placed in a unique location (7FF for the left port and 7FE for
the right port).
An automatic power-down feature is controlled independently
on each port by the chip enable (CE) pins.
The CY7C132/CY7C142 are available in 48-pin DIP. The
CY7C136/CY7C146 are available in 52-pin PLCC and PQFP.
Notes:
1. CY7C132/CY7C136 (Master): BUSY is open drain output and requires pull-up resistor.
CY7C142/CY7C146 (Slave): BUSY is input.
2. Open drain outputs; pull-up resistor required.
Logic Block Diagram
Pin Configuration
13
14
15
16
17
18
19
20
21
22
23
24
26
25
27
28
32
31
30
29
33
36
35
34
GND
R/W
L
CE
L
BUSY
L
OE
L
A
10L
A
0L
A
0R
A
10R
R/W
R
CE
R
OE
R
CE
R
OE
R
R/W
R
CE
L
OE
L
R/W
L
I/O
7L
I/O
0L
I/O
7R
I/O
0R
BUSY
R
INT
L
INT
R
ARBITRATION
LOGIC
(7C132/7C136 ONLY)
AND
INTERRUPTLOGIC
(7C136/7C146 ONLY)
CONTROL
I/O
CONTROL
I/O
MEMORY
ARRAY
ADDRESS
DECODER
ADDRESS
DECODER
1
2
3
4
5
6
7
8
9
10
11
12
38
37
39
40
44
43
42
41
45
48
47
46
R/W
L
BUSY
L
A
10L
OE
L
A
0L
A
1L
A
2L
A
3L
A
4L
A
5L
A
6L
A
7L
A
8L
A
9L
I/O
0L
I/O
1L
I/O
2L
I/O
3L
I/O
4L
I/O
5L
I/O
6L
I/O
7L
CE
L
CE
R
R/W
R
BUSY
R
A
10R
OE
R
A
0R
A
1R
A
2R
A
3R
A
4R
A
5R
A
6R
A
7R
A
8R
A
9R
I/O
7R
I/O
6R
I/O
5R
I/O
4R
I/O
3R
I/O
2R
I/O
1R
I/O
0R
V
CC
DIP
Top View
7C132
7C142
[1]
[2]
[2]
[1]
相關(guān)PDF資料
PDF描述
CY7C136 2Kx8 Dual-Port Static RAM(2K x 8 雙端口靜態(tài) RAM)
CY7C146 2Kx8 Dual-Port Static RAM(2K x 8 雙端口靜態(tài) RAM)
CY7C1330 64K x 32 Synchronous-Pipelined Cache RAM(64K x 32 同步流水線式高速緩沖存儲器 RAM)
CY7C1350G 4-Mbit (128K x 36) Pipelined SRAM with NoBL⑩ Architecture
CY7C1350G_06 4-Mbit (128K x 36) Pipelined SRAM with NoBL⑩ Architecture
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY7C14201KV18-250BZC 功能描述:IC SRAM 36MBIT 250MHZ 165-FPBGA RoHS:是 類別:集成電路 (IC) >> 存儲器 系列:- 標準包裝:1,000 系列:- 格式 - 存儲器:EEPROMs - 串行 存儲器類型:EEPROM 存儲容量:4K (512 x 8) 速度:400kHz 接口:I²C,2 線串口 電源電壓:2.7 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.173",4.40mm 寬) 供應商設(shè)備封裝:8-MFP 包裝:帶卷 (TR)
CY7C1420AV18-167BZCES 制造商:Cypress Semiconductor 功能描述:SRAM SYNC SGL 1.8V 36MBIT 1MX36 0.5NS 165FBGA - Bulk
CY7C1420AV18-167BZXC 功能描述:靜態(tài)隨機存取存儲器 1Mx36 DDR II Burst 2 靜態(tài)隨機存取存儲器 COM RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1420AV18-200BZC 功能描述:靜態(tài)隨機存取存儲器 1Mx36 DDR II Burst 2 靜態(tài)隨機存取存儲器 COM RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1420AV18-200BZCES 制造商:Cypress Semiconductor 功能描述:SRAM SYNC SGL 1.8V 36MBIT 1MX36 0.45NS 165FBGA - Bulk