參數(shù)資料
型號: CY7C09179V
廠商: Cypress Semiconductor Corp.
英文描述: 3.3V 32K x 9 Synchronous Dual-Port Static RAM(3.3V 32K x 9 同步雙端口靜態(tài)RAM)
中文描述: 3.3 32K的× 9同步雙端口靜態(tài)RAM(3.3 32K的× 9同步雙端口靜態(tài)RAM)的
文件頁數(shù): 2/18頁
文件大?。?/td> 580K
代理商: CY7C09179V
CY7C09079V/89V/99V
CY7C09179V/89V/99V
Document #: 38-06043 Rev. *B
Page 2 of 18
Functional Description
The CY7C09079V/89V/99V and CY7C09179V/89V/99V are
high-speed synchronous CMOS 32K, 64K, and 128K x 8/9
dual-port static RAMs. Two ports are provided, permitting
independent, simultaneous access for reads and writes to any
location in memory.
[4]
Registers on control, address, and data
lines allow for minimal set-up and hold times. In pipelined
output mode, data is registered for decreased cycle time.
Clock to data valid t
CD2
= 6.5 ns
[1]
(pipelined). Flow-through
mode can also be used to bypass the pipelined output register
to eliminate access latency. In flow-through mode data will be
available
t
CD1
= 18 ns
after the address is clocked into the
device. Pipelined output or flow-through mode is selected via
the FT/Pipe pin.
Each port contains a burst counter on the input address
register. The internal write pulse width is independent of the
LOW-to-HIGH transition of the clock signal. The internal write
pulse is self-timed to allow the shortest possible cycle times.
A HIGH on CE
0
or LOW on CE
1
for one clock cycle will power
down the internal circuitry to reduce the static power
consumption. The use of multiple Chip Enables allows easier
banking of multiple chips for depth expansion configurations.
In the pipelined mode, one cycle is required with CE
0
LOW and
CE
1
HIGH to reactivate the outputs.
Counter enable inputs are provided to stall the operation of the
address input and utilize the internal address generated by the
internal counter for fast interleaved memory applications. A
port’s burst counter is loaded with the port’s Address Strobe
(ADS). When the port’s Count Enable (CNTEN) is asserted,
the address counter will increment on each LOW-to-HIGH
transition of that port’s clock signal. This will read/write one
word from/into each successive address location until CNTEN
is deasserted. The counter can address the entire memory
array and will loop back to the start. Counter Reset (CNTRST)
is used to reset the burst counter.
All parts are available in 100-pin Thin Quad Plastic Flatpack
(TQFP) packages.
Pin Configurations
Notes:
4. When writing simultaneously to the same location, the final value cannot be guaranteed.
5. This pin is NC for CY7C09079V.
6. This pin is NC for CY7C09079V and CY7C09089V.
7. For CY7C09079V and CY7C09089V, pin #23 connected to V
CC
is pin compatible with an IDT 5V x8 pipelined device; connecting pin #23 and #53 to GND is pin
compatible with an IDT 5V x16 flow-through device.
1
2
3
92 91 90
84
85
87 86
88
89
83 82 81
76
78 77
79
80
93
94
95
96
97
98
99
100
59
58
57
56
55
54
53
52
60
61
67
66
65
64
63
62
68
69
70
75
74
73
72
71
NC
NC
A7R
A8R
A9R
A10R
A11R
A15R
A16R
A12R
A13R
A14R
GND
NC
NC
NC
NC
CE0R
CE1R
CNTRSTR
R/WR
OER
FT/PIPER
GND
NC
51
NC
NC
A7L
A8L
A9L
A10L
A11L
A15L
A16L
A12L
A13L
A14L
VCC
NC
NC
NC
NC
CE0L
CE1L
CNTRSTL
R/WL
OEL
FT/PIPEL
NC
NC
17
18
19
20
21
16
15
9
10
11
12
13
14
8
7
6
4
5
22
23
24
25
N
N
A
A
A
A
C
A
C
G
A
A
A
A
A
C
C
A
A
A
A
A
N
N
A
34 35 36
42
41
39 40
38
37
43 44 45
50
48 49
47
46
N
N
N
I
I
I
I
I
I
G
V
G
I
V
I
I
I
I
I
I
I
I
N
G
I
33
32
31
30
29
28
27
26
100-Pin TQFP
(Top View)
CY7C09089V (64K x 8)
CY7C09079V (32K x 8)
CY7C09099V (128K x 8)
[5]
[5]
[6]
[6]
[7]
[7]
相關(guān)PDF資料
PDF描述
CY7C09089V 3.3V 64K x 8 Synchronous Dual-Port Static RAM(3.3V 64K x 8 同步雙端口靜態(tài)RAM)
CY7C09099V 3.3V 128K x 8 Synchronous Dual-Port Static RAM(3.3V 128K x 8 同步雙端口靜態(tài)RAM)
CY7C09189V 3.3V 64K x 9 Synchronous Dual-Port Static RAM(3.3V 64K x 9 同步雙端口靜態(tài)RAM)
CY7C09199V 3.3V 128K x 9 Synchronous Dual-Port Static RAM(3.3V 128K x 9 同步雙端口靜態(tài)RAM)
CY7C09179 32K x 9 Synchronous Dual-Port Static RAM(32K x 9 同步雙端口靜態(tài)RAM)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY7C09179V-12AC 功能描述:IC SRAM 288KBIT 12NS 100LQFP RoHS:否 類別:集成電路 (IC) >> 存儲器 系列:- 標準包裝:2,500 系列:- 格式 - 存儲器:EEPROMs - 串行 存儲器類型:EEPROM 存儲容量:1K (128 x 8) 速度:100kHz 接口:UNI/O?(單線) 電源電壓:1.8 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:8-MSOP 包裝:帶卷 (TR)
CY7C09179V-12AXC 功能描述:靜態(tài)隨機存取存儲器 3.3V 32Kx9 COM Sync Dual Port 靜態(tài)隨機存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C09179V-6AXC 功能描述:靜態(tài)隨機存取存儲器 3.3V 32Kx9 COM Sync Dual Port 靜態(tài)隨機存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C09189-9AC 功能描述:IC SRAM 576KBIT 67MHZ 100LQFP RoHS:否 類別:集成電路 (IC) >> 存儲器 系列:- 標準包裝:96 系列:- 格式 - 存儲器:閃存 存儲器類型:FLASH 存儲容量:16M(2M x 8,1M x 16) 速度:70ns 接口:并聯(lián) 電源電壓:2.65 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:48-TFSOP(0.724",18.40mm 寬) 供應(yīng)商設(shè)備封裝:48-TSOP 包裝:托盤
CY7C09189V-12AC 制造商:Cypress Semiconductor 功能描述: