參數(shù)資料
型號(hào): CY62157DV30LL-55ZSXI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: Circular Connector; Body Material:Aluminum; Series:PT00; Number of Contacts:16; Connector Shell Size:20; Connecting Termination:Crimp; Circular Shell Style:Wall Mount Receptacle; Circular Contact Gender:Socket
中文描述: 512K X 16 STANDARD SRAM, 55 ns, PDSO44
封裝: LEAD FREE, TSOP2-44
文件頁數(shù): 1/12頁
文件大?。?/td> 455K
代理商: CY62157DV30LL-55ZSXI
8-Mbit (512K x 16) MoBL
Static RAM
CY62157DV30
MoBL
Cypress Semiconductor Corporation
Document #: 38-05392 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised August 24, 2004
Features
Temperature Ranges
—Industrial: –40°C to 85°C
—Automotive: –40°C to 125°C (Preliminary)
Very high speed: 45 ns, 55 ns and 70 ns
Wide voltage range: 2.20V – 3.60V
Pin-compatible with CY62157CV25, CY62157CV30, and
CY62157CV33
Ultra-low active power
— Typical active current: 1.5 mA @ f = 1 MHz
— Typical active current: 12 mA @ f = f
max
Ultra-low standby power
Easy memory expansion with CE
1
, CE
2
, and OE
features
Automatic power-down when deselected
CMOS for optimum speed/power
Packages offered: 48-ball BGA, 48-pin TSOPI, and
44-pin TSOPII
Functional Description
[1]
The CY62157DV30 is a high-performance CMOS static RAM
organized as 512K words by 16 bits. This device features
advanced circuit design to provide ultra-low active current.
This is ideal for providing More Battery Life
(MoBL
) in
portable applications such as cellular telephones.The device
also has an automatic power-down feature that significantly
reduces power consumption. The device can also be put into
standby mode when deselected (CE
1
HIGH or CE
2
LOW or
both BHE and BLE are HIGH). The input/output pins (I/O
0
through I/O
15
) are placed in a high-impedance state when:
deselected (CE
1
HIGH or CE
2
LOW), outputs are disabled (OE
HIGH), both Byte High Enable and Byte Low Enable are
disabled (BHE, BLE HIGH), or during a write operation (CE
1
LOW, CE
2
HIGH and WE LOW).
Writing to the device is accomplished by taking Chip Enables
(CE
1
LOW and CE
2
HIGH) and Write Enable (WE) input LOW.
If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is written into the location specified on the
address pins (A
0
through A
18
). If Byte High Enable (BHE) is
LOW, then data from I/O pins (I/O
8
through I/O
15
) is written into
the location specified on the address pins (A
0
through A
18
).
Reading from the device is accomplished by taking Chip
Enables (CE
1
LOW and CE
2
HIGH) and Output Enable (OE)
LOW while forcing the Write Enable (WE) HIGH. If Byte Low
Enable (BLE) is LOW, then data from the memory location
specified by the address pins will appear on I/O
0
to I/O
7
. If Byte
High Enable (BHE) is LOW, then data from memory will appear
on I/O
8
to I/O
15
. See the truth table for a complete description
of read and write modes.
Notes:
1. For best practice recommendations, please refer to the Cypress application note entitled
System Design Guidelines
, which is available at
http://www.cypress.com.
Logic Block Diagram
512K × 16
RAM Array
I/O0 – I/O7
R
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
COLUMN DECODER
A
1
A
1
A
1
A
1
A
1
S
DATA-IN DRIVERS
OE
I/O8 – I/O15
WE
BLE
BHE
A
1
A
0
A
1
A
9
A
1
A
10
Power-down
Circuit
CE
2
CE
1
相關(guān)PDF資料
PDF描述
CY62157DV30L-70ZSXI Circular Connector; Body Material:Aluminum; Series:PT00; No. of Contacts:39; Connector Shell Size:20; Connecting Termination:Crimp; Circular Shell Style:Wall Mount Receptacle; Circular Contact Gender:Pin; Insert Arrangement:20-39
CY62157DV30LL-70ZSXI Circular Connector; Body Material:Aluminum; Series:PT00; No. of Contacts:39; Connector Shell Size:20; Connecting Termination:Crimp; Circular Shell Style:Wall Mount Receptacle; Circular Contact Gender:Socket; Insert Arrangement:20-39
CY62157DV30LL-55BVI 8-Mbit (512K x 16) MoBL Static RAM
CY62157DV30L-70ZSI 8-Mbit (512K x 16) MoBL Static RAM
CY62157DV30LL-70ZSI 8-Mbit (512K x 16) MoBL Static RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY62157DV30LL-55ZSXIT 制造商:Cypress Semiconductor 功能描述:CY62157DV30 Series 8 Mb (512 K x 16) 2.2 - 3.6 V 55 ns Static RAM - TSOP-44
CY62157DV30LL-70BVI 制造商:Rochester Electronics LLC 功能描述: 制造商:Cypress Semiconductor 功能描述:
CY62157DV30LL-70BVIT 制造商:Cypress Semiconductor 功能描述:CY62157DV30 Series 8 Mb (512 K x 16) 2.2 - 3.6 V 70 ns Static RAM - FBGA-48
CY62157DV30LL-70BVXI 制造商:Rochester Electronics LLC 功能描述:SLOW 3.0V SUPER LOW POWER 512KX16 SRAM - Bulk
CY62157DV30LL-70IKU 制造商:Cypress Semiconductor 功能描述: