參數(shù)資料
型號: CY39050V388-181BGI
廠商: Cypress Semiconductor Corp.
英文描述: CPLDs at FPGA Densities
中文描述: CPLD器件在FPGA的密度
文件頁數(shù): 32/86頁
文件大小: 1235K
代理商: CY39050V388-181BGI
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 32 of 86
Switching Waveforms
(continued)
Channel Memory DP SRAM Pipeline R/W Timing
A
n+1
A
n+2
D
n+1
t
CHMCYC2
t
CHMH
t
CHMS
t
CHMS
t
CHMH
A
n
t
CHMS
t
CHMH
A
n+3
A
n–1
D
n+3
D
n–1
D
n–1
t
CHMDV2
t
CHMDV2
D
n
D
n+1
D
n+2
t
CHMDV2
CLOCK
WRITE
ENABLE
OUTPUT
ADDRESS
DATA
INPUT
Dual-Port Asynchronous Address Match Busy Signal
ADDRESS A
A
n
A
n–1
A
n
A
n+1
ADDRESS
MATCH
t
CHMBA
t
CHMBA
B
n
ADDRESS B
相關(guān)PDF資料
PDF描述
CY39050V388-181MBC CPLDs at FPGA Densities
CY39050V388-181MBI CPLDs at FPGA Densities
CY39050V388-181MGC CPLDs at FPGA Densities
CY39050V388-181MGI CPLDs at FPGA Densities
CY39050V388-181NC CPLDs at FPGA Densities
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY39050V484-125BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050V484-125BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050Z208-125BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050Z208-125BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050Z208-125BGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities