TCCJ CPU Cycle to Cycle Jitter" />
參數(shù)資料
型號(hào): CY28346OXC
廠商: Silicon Laboratories Inc
文件頁(yè)數(shù): 7/19頁(yè)
文件大?。?/td> 0K
描述: IC CLOCK DIFF OUT CK408 56SSOP
標(biāo)準(zhǔn)包裝: 26
類型: *
PLL:
輸入: 晶體
輸出: 時(shí)鐘
電路數(shù): 1
比率 - 輸入:輸出: 1:19
差分 - 輸入:輸出: 無(wú)/是
頻率 - 最大: 200MHz
除法器/乘法器: 是/無(wú)
電源電壓: 3.135 V ~ 3.465 V
工作溫度: 0°C ~ 70°C
安裝類型: *
封裝/外殼: *
供應(yīng)商設(shè)備封裝: *
包裝: *
其它名稱: SLCY28346OXC
CY28346
......................Document #: 38-07331 Rev. *C Page 15 of 19
TCCJ
CPU Cycle to Cycle
Jitter
150
ps
TR/TF
CPUT and CPUC Rise
and Fall Times
175
700
175
700
175
700
175
700
ps
Rise/Fall Matching
20%
DeltaTR
Rise Time Variation
125
ps
DeltaTF
Fall Time Variation
125
ps
VCROSS
Crossing Point Voltage
at 0.7V Swing
280
430
280
430
280
430
280
430
mV
CPU at 1.0V Timing
TDC
CPUT and CPUC Duty
Cycle
45
55
45
55
45
55
45
55
%
TPERIOD
CPUT and CPUC
Period
14.85
15.3
9.85
10.2
7.35
7.65
4.85
5.1
nS
TSKEW
Any CPU to Any CPU
Clock Skew
100
pS
TCCJ
CPU Cycle to Cycle
Jitter
150
pS
Differential
TR/TF
CPUT and CPUC Rise
and Fall Times
175
467
175
467
175
467
175
467
ps
SE–
DeltaSlew
Absolute Single- ended
Rise/Fall Waveform
Symmetry
325
ps
VCROSS
Cross Point at 1.0V
swing
510
760
510
760
510
760
510
760
mV
3V66
TDC
3V66 Duty Cycle
45
55
45
55
45
55
45
55
%
TPERIOD
3V66 Period
15.0
15.3
15.0
15.3
15.0
15.3
15.0
15.3
ns
THIGH
3V66 HIGH Time
4.95
ns
TLOW
3V66 LOW Time
4.55
ns
TR/TF
3V66 Rise and Fall
Times
0.5
2.0
0.5
2.0
0.5
2.0
0.5
2.0
ns
TSKEW
Unbuffered
3V66 to 3V66 Clock
Skew
500
ps
TSKEW
Buffered
3V66 to 3V66 Clock
Skew
250
ps
TCCJ
DRCG Cycle to Cycle
Jitter
250
ps
Notes:
20. Measurement taken from differential waveform, from –0.35V to +0.35V.
21. Measurements taken from common mode waveforms, measure rise/fall time from 0.41 to 0.86V. Rise/fall time matching is defined as “the instantaneous difference
between maximum CLK rise (fall) and minimum CLK# fall (rise) time or minimum CLK rise (fall) and maximum CLK# fall (rise) time.” This parameter is designed
form waveform symmetry.
22. Measured in absolute voltage, i.e., single-ended measurement.
23. THIGH is measured at 2.4V for non-host outputs.
24. TLOW is measured at 0.4V for all outputs.
25. Probes are placed on the pins, and measurements are acquired between 0.4V and 2.4V for 3.3V signals (see test and measurement set-up section of this data
sheet).
AC Parameters (VDD = VDDA = 3.3V ±5%, TA = 0°C to +70°C) (continued)
Parameter
Description
66 MHz
100 MHz
133 MHz
200 MHz
Unit
Notes
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
相關(guān)PDF資料
PDF描述
CY28346ZI-2 IC CLOCK DIFF OUT CK408 56TSSOP
CY28353OXC-2 IC CLOCK DIFF/DRIVER PLL 28TSSOP
CY28409OXC IC CLOCK CK409GRANTSDALE 56TSSOP
CY28419ZXC IC CLOCK SERV CK419 56TSSOP
CY28508OXC IC CLOCK SSCG 3DIFF PAIR 28SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY28346OXCT 功能描述:時(shí)鐘合成器/抖動(dòng)清除器 NB clk for Intel 830M & 845 chipsets RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
CY28346ZC 功能描述:時(shí)鐘合成器/抖動(dòng)清除器 NB clk for Intel 830M & 845 chipsets RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
CY28346ZC-2 制造商:Rochester Electronics LLC 功能描述:FTG FOR INTEL 830M AND 845 CHIPSETS (CK-408) - Bulk
CY28346ZC-2T 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Clock Synthesizer with Differential CPU Outputs
CY28346ZCT 功能描述:時(shí)鐘合成器/抖動(dòng)清除器 NB clk for Intel 830M & 845 chipsets RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel