參數(shù)資料
型號: CY22801
廠商: Cypress Semiconductor Corp.
英文描述: Universal Programmable Clock Generator (UPCG)
中文描述: 通用可編程時鐘發(fā)生器(UPCG)
文件頁數(shù): 2/7頁
文件大?。?/td> 200K
代理商: CY22801
CY22801
Document #: 001-15571 Rev. **
Page 2 of 7
General Description
The CY22801 is a flash-programmable clock generator that
supports various applications in consumer and communica-
tions markets. The device uses a Cypress proprietary PLL to
drive up to three configurable outputs in an 8-pin SOIC.
The CY22801 can be programmed with an easy-to-use
programmer dongle, the CY36800, in conjunction with the
CyClocksRT software. This enables fast sample generation
of prototype builds for user-defined frequencies.
Field Programming the CY22801
The CY22801 is programmed using the CY36800 USB
programmer dongle. The CY22801 is flash-technology based,
so the parts can be reprogrammed up to 100 times. This
enables fast and easy design changes and product updates,
and eliminates any issues with old and out-of-date inventory.
Samples and small prototype quantities can be programmed
using the CY36800 programmer. Cypress’s value added distri-
bution partners and third party programming systems from BP
Microsystems, HiLo Systems, and others, are available for
large production quantities.
CyClocksRT Software
CyClocksRT is an easy-to-use software application that
enables the user to custom-configure the CY22801. Users can
specify the XIN/CLKIN frequency, crystal load capacitance,
and output frequencies. CyClocksRT then creates an
industry-standard JEDEC file, which is used to program the
CY22801.
When needed, an advanced mode is available that enables
users to override the automatically generated VCO frequency
and output divider values.
CyClocksRT is a component of the CyberClocks software,
which can be downloaded free of charge from the Cypress
website at
http://www.cypress.com.
CY36800 InstaClock Kit
The Cypress CY36800 InstaClock Kit comes with everything
needed to design the CY22801 and program samples and
small prototype quantities. The CyClocksRT software is used
to quickly create a JEDEC programming file, which is then
downloaded directly to the portable programmer that is
included in the CY36800 InstaClock Kit. The JEDEC file can
also be saved for use in a production programming system for
larger volumes.
The CY36800 also comes with five samples of the CY22800,
which can be programmed with preconfigured JEDEC files
using the InstaClock software.
Output Clock Frequencies
The CY22801 is a very flexible clock generator with up to three
individual outputs, generated from an integrated PLL. Details
are shown in
Figure 1
.
The output of the PLL runs at high frequency and is divided
down to generate the output clocks. Two programmable
dividers are available for this purpose. Thus, although the
output clocks may be different frequencies, they must be
related, based on the PLL frequency.
It is also possible to direct the reference clock input to any of
the outputs, thereby bypassing the PLL. Lastly, the reference
clock may be passed through either divider.
Figure 1. Basic PLL Block Diagram
Reference Crystal Input
The input crystal oscillator of the CY22801 is an important
feature because of the flexibility it allows the user in selecting
a crystal as a reference clock source. The oscillator inverter
has programmable gain, enabling maximum compatibility with
a reference crystal, based on manufacturer, process, perfor-
mance, and quality.
Input load capacitors are placed on the CY22801 die to reduce
external component cost. These capacitors are true
parallel-plate capacitors, designed to reduce the frequency
shift that occurs when nonlinear load capacitance is affected
by load, bias, supply, and temperature changes.
The value of the input load capacitors is determined by eight
bits in a programmable register. Total load capacitance is
determined by the formula:
CapLoad = (C
L
– C
BRD
– C
CHIP
)/0.09375 pF
In CyClocksRT, enter the crystal capacitance (C
L
). The value
of CapLoad will be determined automatically and programmed
into the CY22801.
Applications
Controlling Jitter
Jitter is defined in many ways, including:
Phase noise
Long-term jitter
Cycle-to-cycle jitter
Period jitter
Absolute jitter
Deterministic jitter
CLKC
Crosspoint
Switch
Matrix
REF
(XIN/CLKIN)
/P
PFD
VCO
/Q
CLKB
CLKA
Post
Divider
1N
Post
Divider
2N
[+] Feedback
相關PDF資料
PDF描述
CY22801FXC Universal Programmable Clock Generator (UPCG)
CY2281 100-MHz PentiumII Clock Synthesizer/Driver with Spread Spectrum for Mobile or Desktop PCs(應用于移動或桌上型PC機并帶有寬頻譜的100MHz奔騰II時鐘合成器/驅動器)
CY2282-1 100-MHz PentiumII Clock Synthesizer/Driver with Spread Spectrum and USB for Desktop PCs(應用于桌上型PC機并帶有擴展頻譜和USB的100MHz奔騰II時鐘合成器/驅動器)
CY2282-11S 100-MHz PentiumII Clock Synthesizer/Driver with Spread Spectrum and USB for Desktop PCs(應用于桌上型PC機并帶有擴展頻譜和USB的100MHz奔騰II時鐘合成器/驅動器)
CY2283 PentiumII, K6, 6x86 100-MHz Clock Synthesizer/Driver for Desktop PCs with ALI or VIA Chipsets, AGP and 3 DIMMs(帶ALI或VIA芯片組,AGP和3DIMM應用于桌上型PC機的奔II,K6, 6x86 100MHz時鐘合成器/驅動器)
相關代理商/技術參數(shù)
參數(shù)描述
CY22801_09 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Universal Programmable Clock Generator
CY22801_11 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Universal Programmable Clock Generator (UPCG) Integrated phase-locked loop (PLL)
CY22801_12 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Universal Programmable Clock Generator (UPCG)
CY22801FXC 功能描述:鎖相環(huán) - PLL Clock Generators PCs w/100MHz CPU Bus RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY22801FXCT 功能描述:鎖相環(huán) - PLL Clock Generators PCs w/100MHz CPU Bus RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray