參數(shù)資料
型號: AS1504-T
廠商: AUSTRIAMICROSYSTEMS AG
元件分類: DAC
英文描述: Octal, 8-bit, Mid-Scale Reset; Package Type: SOIC(150mil)-16
中文描述: 八進制8位可編程低功耗DAC的具有關斷和中間刻度重置
封裝: SOIC(150mil)-16
文件頁數(shù): 11/17頁
文件大小: 471K
代理商: AS1504-T
www.austriamicrosystems.com
Revision 1.0
11 - 17
AS1504/AS1505
Data Sheet
- Detailed Description
DAC Outputs
The 8 DAC outputs (OUT1:OUT8) present a constant output resistance of approximately 5k
Ω
independent of code set-
tings. The distribution of R
OUT
from DAC to DAC typically matches within ±1%. Device-to-device matching is process-
lot dependent with a ±20% variation. The change in R
OUT
with temperature has a 500 ppm/°C temperature coefficient.
Note:
During shutdown the OUT
x
outputs are open-circuited.
Serial Interface
The AS1504/AS1505 are controlled via a standard three-wire serial input. The three input pins are CLK, CSN and SDI.
The positive-edge sensitive CLK input requires a clean transition to avoid clocking spurious data into the serial input
register (standard logic families are perfectly adequate). If mechanical switches are used for device evaluation, they
should be de-bounced by a flip-flop or other suitable means.
Figure 11 on page 8
shows details of the internal digital circuitry. When CSN is pulled low, the clock can load data into
the serial register on each positive clock edge
(see Table 7)
.
Table 7. Function of Pins CSN and CLK
CSN
CLK
1
X
No effect.
0
Positive Edge Shifts serial register one bit loading the next bit in from the SDI pin.
Data is transferred from the serial register to the decoded DAC register
(see Figure
16)
.
The data setup and data hold times in
Table 4 on page 4
determine the valid data time requirements. The last 11 bits of
the data word entered into the serial register are held when CSN goes high. When CSN goes high it gates the address
decoder which enables one of the eight positive-edge triggered DAC registers
(see Figure 16)
.
Figure 16. Equivalent Control Logic
The target DAC register is loaded with the last eight bits of the serial data word completing one DAC update. To
change all eight output settings, eight separate 11-bit data words must be clocked in to the device.
Note:
All digital inputs (CSN, SDI, RSN, SHDNN, and CLK) are protected with the series input resistor and parallel
zener diode ESD circuit illustrated in
Figure 17
.
Figure 17. Equivalent ESD Protection Circuit
Note:
Digital inputs can be driven by voltages exceeding V
DD
thus providing logic level translation from 5V logic when
the device is operated from a 3V supply.
Register Activity
Positive Edge
X
Address
Decode
DAC1
DAC2
Serial
Register
DAC8
SDI
CLK
CSN
AS1504/
AS1505
Logic
50
Ω
相關PDF資料
PDF描述
AS1505-T Octal 8-bit Zero-Scale Setting; Package Type: SOIC(150mil)-16
AS1506-BTDT-10 256-Tap DigiPot SPI EEPROM; Package Type: TDFN(3x3)-8; Resistance: 10,00
AS1506-BTDT-100 256-Tap DigiPot SPI EEPROM; Package Type: TDFN(3x3)-8; Resistance: 100,00
AS1506-BTDT-50 256-Tap DigiPot SPI EEPROM; Package Type: TDFN(3x3)-8; Resistance: 50,00
AS1507-BTDT-10 2x 256-Tap DigiPot SPI EEPROM; Package Type: TQFN(4x4)-16; Resistance: 10,00
相關代理商/技術參數(shù)
參數(shù)描述
AS1505 制造商:AMSCO 制造商全稱:austriamicrosystems AG 功能描述:Octal 8-Bit Programmable Low-Power DACs with Shutdown and Mid-Scale Reset
AS150-5 制造商:ASTRODYNE 制造商全稱:Astrodyne Corporation 功能描述:150W Single Output Switching Power Supply
AS150-59 制造商:ALPHA 制造商全稱:ALPHA 功能描述:GaAs IC High Power SPDT Switch Positive Control DC-3 GHz
AS1505-T 功能描述:IC DAC 8-BIT OCTAL LP 16-SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉換器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1,000 系列:- 設置時間:1µs 位數(shù):8 數(shù)據(jù)接口:串行 轉換器數(shù)目:8 電壓電源:雙 ± 功率耗散(最大):941mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC W 包裝:帶卷 (TR) 輸出數(shù)目和類型:8 電壓,單極 采樣率(每秒):*
AS1506 制造商:AMSCO 制造商全稱:austriamicrosystems AG 功能描述:256-Tap Digital Potentiometer with SPI Interface and High Endurance EEPROM