ProASICPLUS Flash Family FPGAs 2- 6 v5.9 Input/Output Blocks To" />
參數(shù)資料
型號: APA150-FGG256A
廠商: Microsemi SoC
文件頁數(shù): 68/178頁
文件大?。?/td> 0K
描述: IC FPGA PROASIC+ 150K 256-FBGA
標準包裝: 90
系列: ProASICPLUS
RAM 位總計: 36864
輸入/輸出數(shù): 186
門數(shù): 150000
電源電壓: 2.375 V ~ 2.625 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 125°C
封裝/外殼: 256-LBGA
供應(yīng)商設(shè)備封裝: 256-FPBGA(17x17)
ProASICPLUS Flash Family FPGAs
2- 6
v5.9
Input/Output Blocks
To meet complex system demands, the ProASICPLUS
family offers devices with a large number of user I/O
pins; up to 712 on the APA1000. Table 2-3 shows the
available supply voltage configurations (the PLL block
uses an independent 2.5 V supply on the AVDD and
AGND pins). All I/Os include ESD protection circuits. Each
I/O has been tested to 2000 V to the human body model
(per JESD22 (HBM)).
Six or seven standard I/O pads are grouped with a GND
pad and either a VDD (core power) or VDDP (I/O power)
pad. Two reference bias signals circle the chip. One
protects the cascaded output drivers, while the other
creates a virtual VDD supply for the I/O ring.
I/O pads are fully configurable to provide the maximum
flexibility and speed. Each pad can be configured as an
input, an output, a tristate driver, or a bidirectional
buffer (Figure 2-6 and Table 2-4).
Table 2-3
ProASICPLUS I/O Power Supply Voltages
VDDP
2.5 V
3.3 V
Input Compatibility
2.5V
3.3V
Output Drive
2.5V
3.3V
Figure 2-6 I/O Block Schematic Representation
3.3 V / 2.5 V
Signal Control
Pull-up
Control
Pad
Y
EN
A
3.3 V / 2.5 V Signal Control Drive
Strength and Slew-Rate Control
Table 2-4
I/O Features
Function
Description
I/O pads configured as inputs
Selectable 2.5 V or 3.3 V threshold levels
Optional pull-up resistor
Optionally configurable as Schmitt trigger input. The Schmitt trigger input option can be
configured as an input only, not a bidirectional buffer. This input type may be slower than
a standard input under certain conditions and has a typical hysteresis of 0.35 V. I/O macros
with an "S" in the standard I/O library have added Schmitt capabilities.
3.3 V PCI Compliant (except Schmitt trigger inputs)
I/O pads configured as outputs
Selectable 2.5 V or 3.3 V compliant output signals
2.5 V – JEDEC JESD 8-5
3.3 V – JEDEC JESD 8-A (LVTTL and LVCMOS)
3.3 V PCI compliant
Ability to drive LVTTL and LVCMOS levels
Selectable drive strengths
Selectable slew rates
Tristate
I/O pads configured as bidirectional
buffers
Selectable 2.5 V or 3.3 V compliant output signals
2.5 V – JEDEC JESD 8-5
3.3 V – JEDEC JESD 8-A (LVTTL and LVCMOS)
3.3 V PCI compliant
Optional pull-up resistor
Selectable drive strengths
Selectable slew rates
Tristate
相關(guān)PDF資料
PDF描述
A42MX09-PLG84 IC FPGA 104I/O 84PLCC
M1AGL600V2-CSG281 IC FPGA 1KB FLASH 600K 281-CSP
RSC50DRYH-S93 CONN EDGECARD 100PS DIP .100 SLD
RMC50DRYH-S93 CONN EDGECARD 100PS DIP .100 SLD
RSC65DREI-S93 CONN EDGECARD 130POS .100 EYELET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
APA150-FGG256I 功能描述:IC FPGA PROASIC+ 150K 256-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASICPLUS 標準包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計:- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
APA150-FGGB 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-FGGES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-FGGI 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-FGGM 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs