參數(shù)資料
型號: AD9834
廠商: Analog Devices, Inc.
英文描述: Low Power, +2.3 V to +5.5 V, 50 MHz Complete DDS
中文描述: 低功耗,2.3 V至5.5 V,50 MHz的完整的DDS
文件頁數(shù): 17/20頁
文件大?。?/td> 236K
代理商: AD9834
AD9834
17
REV PrM
PRELIMINARY TECHNICAL DATA
INTERFACING TO MICROPROCESSORS
The AD9834 has a standard serial interface which allows
the part to interface directly with several microprocessors.
The device uses an external serial clock to write the data/
control information into the device. The serial clock can
have a frequency of 40 MHz maximum. The serial clock
can be continuous or, it can idle high or low between
write operations. When data/control information is being
written to the AD9834, FSYNC is taken low and is held
low while the 16 bits of data are being written into the
AD9834. The FSYNC signal frames the 16 bits of infor-
mation being loaded into the AD9834.
AD9834 to ADSP-21xx Interface
Figure 12 shows the serial interface between the AD9834
and the ADSP-21xx. The ADSP-21xx should be set up to
operate in the SPORT Transmit Alternate Framing Mode
(TFSW = 1). The ADSP-21xx is programmed through
the SPORT control register and should be configured as
follows:
Internal clock operation (ISCLK = 1)
Active low framing (INVTFS = 1)
16-bit word length (SLEN = 15)
Internal frame sync signal (ITFS = 1)
Generate a frame sync for each write (TFSR = 1).
Transmission is initiated by writing a word to the Tx reg-
ister after the SPORT has been enabled. The data is
clocked out on each rising edge of the serial clock and
clocked into the AD9834 on the SCLK falling edge.
Figure 11. ADSP2101/ADSP2103 to AD9834 Interface
AD9834 to 68HC11/68L11 Interface
Figure 13 shows the serial interface between the AD9834
and the 68HC11/68L11 microcontroller. The
microcontroller is configured as the master by setting bit
MSTR in the SPCR to 1 and, this provides a serial clock
on SCK while the MOSI output drives the serial data line
SDATA. Since the microcontroller does not have a dedi-
cated frame sync pin, the FSYNC signal is derived from a
port line (PC7). The set up conditions for correct opera-
tion of the interface are as follows:
SCK idles high between write operations (CPOL = 0)
data is valid on the SCK falling edge (CPHA = 1).
When data is being transmitted to the AD9834, the
FSYNC line is taken low (PC7). Serial data from the
68HC11/68L11 is transmitted in 8-bit bytes with only 8
falling clock edges occuring in the transmit cycle. Data is
transmitted MSB first. In order to load data into the
AD9834, PC7 is held low after the first 8 bits are trans-
ferred and a second serial write operation is performed to
the AD9834. Only after the second 8 bits have been trans-
GROUNDING AND LAYOUT
The printed circuit board that houses the AD9834 should
be designed so that the analog and digital sections are
separated and confined to certain areas of the board. This
facilitates the use of ground planes which can be separated
easily. A minimum etch technique is generally best for
ground planes as it gives the best shielding. Digital and
analog ground planes should only be joined in one place.
If the AD9834 is the only device requiring an AGND to
DGND connection, then the ground planes should be
connected at the AGND and DGND pins of the AD9834.
If the AD9834 is in a system where multiple devices re-
quire AGND to DGND connections, the connection
should be made at one point only, a star ground point that
should be established as close as possible to the AD9834.
Avoid running digital lines under the device as these will
couple noise onto the die. The analog ground plane should
be allowed to run under the AD9834 to avoid noise cou-
pling. The power supply lines to the AD9834 should use
as large a track as is possible to provide low impedance
paths and reduce the effects of glitches on the power sup-
ply line. Fast switching signals such as clocks should be
shielded with digital ground to avoid radiating noise to
other sections of the board. Avoid crossover of digital and
analog signals. Traces on opposite sides of the board
should run at right angles to each other. This will reduce
the effects of feedthrough through the board. A microstrip
technique is by far the best but is not always possible with
a double-sided board. In this technique, the component
side of the board is dedicated to ground planes while sig-
nals are placed on the other side.
Good decoupling is important. The analog and digital
supplies to the AD9834 are independent and separately
pinned out to minimize coupling between analog and digi-
tal sections of the device. All analog and digital supplies
should be decoupled to AGND and DGND respectively
with 0.1 μF ceramic capacitors in parallel with 10 μF
tantalum capacitors. To achieve the best from the
decoupling capacitors, they should be placed as close as
possible to the device, ideally right up against the device.
In systems where a common supply is used to drive both
the AVDD and DVDD of the AD9834, it is recommended
that the system’s AVDD supply be used. This supply
should have the recommended analog supply decoupling
between the AVDD pins of the AD9834 and AGND and
the recommended digital supply decoupling capacitors
between the DVDD pins and DGND.
相關(guān)PDF資料
PDF描述
AD9834BRU Low Power, +2.3 V to +5.5 V, 50 MHz Complete DDS
AD9835 50 MHz CMOS Complete DDS
AD9835BRU 50 MHz CMOS Complete DDS
AD9840 Complete 10-Bit 40 MSPS CCD Signal Processor
AD9840AJST Complete 10-Bit 40 MSPS CCD Signal Processor
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9834_10 制造商:AD 制造商全稱:Analog Devices 功能描述:20 mW Power, 2.3 V to 5.5 V,75 MHz Complete DDS
AD9834BRU 功能描述:IC DDS W/COMP 2.3V 50MHZ 20TSSOP RoHS:否 類別:集成電路 (IC) >> 接口 - 直接數(shù)字合成 (DDS) 系列:- 產(chǎn)品變化通告:Product Discontinuance 27/Oct/2011 標(biāo)準(zhǔn)包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調(diào)節(jié)字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)
AD9834BRU-REEL 功能描述:IC DDS 10BIT 50MHZ LP 20-TSSOP RoHS:否 類別:集成電路 (IC) >> 接口 - 直接數(shù)字合成 (DDS) 系列:- 產(chǎn)品變化通告:Product Discontinuance 27/Oct/2011 標(biāo)準(zhǔn)包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調(diào)節(jié)字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)
AD9834BRU-REEL7 功能描述:IC DDS 10BIT 50MHZ LP 20-TSSOP RoHS:否 類別:集成電路 (IC) >> 接口 - 直接數(shù)字合成 (DDS) 系列:- 產(chǎn)品變化通告:Product Discontinuance 27/Oct/2011 標(biāo)準(zhǔn)包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調(diào)節(jié)字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)
AD9834BRUZ 功能描述:IC DDS 10BIT 50MHZ LP 20-TSSOP RoHS:是 類別:集成電路 (IC) >> 接口 - 直接數(shù)字合成 (DDS) 系列:- 產(chǎn)品變化通告:Product Discontinuance 27/Oct/2011 標(biāo)準(zhǔn)包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調(diào)節(jié)字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)