參數(shù)資料
型號(hào): AD9552BCPZ-REEL7
廠商: Analog Devices Inc
文件頁(yè)數(shù): 28/32頁(yè)
文件大小: 0K
描述: IC PLL CLOCK GEN LP 32LFCSP
設(shè)計(jì)資源: Clock Distribution Circuit with Pin-Programmable Output Frequency, Output Logic Levels, and Fanout (CN0152)
標(biāo)準(zhǔn)包裝: 1,500
類型: 時(shí)鐘發(fā)生器
PLL: 帶旁路
輸入: 時(shí)鐘,晶體
輸出: CMOS,LVDS,LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 2:2
差分 - 輸入:輸出: 無(wú)/是
頻率 - 最大: 900MHz
除法器/乘法器: 是/無(wú)
電源電壓: 3.3V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 32-LFCSP-VQ(5x5)
包裝: 帶卷 (TR)
Data Sheet
AD9552
Rev. E | Page 5 of 32
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
LVDS MODE
Differential Output Voltage Swing
Balanced, V
OD
247
454
mV
Voltage swing between output pins;
output driver static
Unbalanced, ΔV
OD
25
mV
Absolute difference between voltage
swing of normal pin and inverted pin;
output driver static
Offset Voltage
Common Mode, V
OS
1.125
1.375
V
Output driver static
Common-Mode Difference, ΔV
OS
25
mV
Voltage difference between output pins;
output driver static
Short-Circuit Output Current
17
24
mA
Frequency Range
0
900
MHz
Duty Cycle
40
60
%
Up to 805 MHz output frequency
Rise/Fall Time1 (20% to 80%)
285
355
ps
100 Ω termination between both pins of
the output driver
CMOS MODE
Output Voltage High, V
OH
Output driver static; standard drive
strength setting
I
OH = 10 mA
2.8
V
I
OH = 1 mA
2.8
V
Output Voltage Low, V
OL
Output driver static; standard drive
strength setting
I
OL = 10 mA
0.5
V
I
OL = 1 mA
0.3
V
Frequency Range
0
200
MHz
3.3 V CMOS; standard drive strength
setting
Duty Cycle
45
55
%
At maximum output frequency
Rise/Fall Time1 (20% to 80%)
500
745
ps
3.3 V CMOS; standard drive strength
setting; 15 pF load
1 The listed values are for the slower edge (rise or fall).
JITTER CHARACTERISTICS
Table 4.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
JITTER GENERATION
Input = 19.44 MHz crystal resonator
12 kHz to 20 MHz
0.64
ps rms
f
OUT = 622.08 MHz (integer mode)
0.70
ps rms
f
OUT = 625 MHz (fractional mode)
50 kHz to 80 MHz
0.47
ps rms
f
OUT = 622.08 MHz (integer mode)
0.50
ps rms
f
OUT = 625 MHz (fractional mode)
4 MHz to 80 MHz
0.11
ps rms
f
OUT = 622.08 MHz (integer mode)
0.12
ps rms
f
OUT = 625 MHz (fractional mode)
JITTER TRANSFER BANDWIDTH
100
kHz
JITTER TRANSFER PEAKING
0.3
dB
相關(guān)PDF資料
PDF描述
AD9553BCPZ-REEL7 IC INTEGER-N CLCK GEN 32LFCSP
AD9557BCPZ-REEL7 IC CLK XLATR PLL 1250MHZ 40LFCSP
AD9558BCPZ-REEL7 IC CLK XLATR PLL 1250MHZ 64LFCSP
AD9571ACPZPEC-R7 IC PLL CLOCK GEN 25MHZ 40LFCSP
AD9572ACPZLVD-R7 IC PLL CLOCK GEN 25MHZ 40LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9552PCBZ 制造商:AD 制造商全稱:Analog Devices 功能描述:Oscillator Frequency Upconverter
AD9553 制造商:AD 制造商全稱:Analog Devices 功能描述:Flexible Clock Translator for GPON, Base Station, SONET/SDH, T1/E1, and Ethernet
AD9553/PCBZ 功能描述:BOARD EVAL FOR AD9553 RoHS:是 類別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
AD9553BCPZ 功能描述:IC INTEGER-N CLCK GEN 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專用 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 類型:時(shí)鐘/頻率發(fā)生器,多路復(fù)用器 PLL:是 主要目的:存儲(chǔ)器,RDRAM 輸入:晶體 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:1:2 差分 - 輸入:輸出:無(wú)/是 頻率 - 最大:400MHz 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:Digi-Reel® 其它名稱:296-6719-6
AD9553BCPZ-REEL7 功能描述:IC INTEGER-N CLCK GEN 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時(shí)鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時(shí)鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無(wú)/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件