參數(shù)資料
型號: AD9148-EBZ
廠商: Analog Devices Inc
文件頁數(shù): 5/72頁
文件大?。?/td> 0K
描述: BOARD EVALUATION FOR AD9148
設(shè)計資源: AD9148-EBZ Schematic
AD9148-EBZ BOM
AD9148-EBZ Gerber Files
標(biāo)準(zhǔn)包裝: 1
系列: TxDAC+®
DAC 的數(shù)量: 4
位數(shù): 16
采樣率(每秒): 1G
數(shù)據(jù)接口: 串行,SPI?
設(shè)置時間: 20ns
DAC 型: 電流
工作溫度: -40°C ~ 85°C
已供物品:
已用 IC / 零件: AD9148
Data Sheet
AD9148
Rev. B | Page 13 of 72
Pin No.
Mnemonic
Description
C14
IOUT4_N
DAC 4 Complementary Output Current.
D14
IOUT4_P
DAC 4 Positive Output Current.
C2
AUX1_N
Auxiliary DAC 1 Complementary Output Current.
D2
AUX1_P
Auxiliary DAC 1 Positive Output Current.
B3
AUX2_N
Auxiliary DAC 2 Complementary Output Current.
B4
AUX2_P
Auxiliary DAC 2 Positive Output Current.
B11
AUX3_P
Auxiliary DAC 3 Positive Output Current.
B12
AUX3_N
Auxiliary DAC 3 Complementary Output Current.
C13
AUX4_N
Auxiliary DAC 4 Complementary Output Current.
D13
AUX4_P
Auxiliary DAC 4 Positive Output Current.
A8
I120
Tie to analog ground via a 10 kΩ resistor to generate a 120 A reference current.
A7
VREF
Band Gap Voltage Reference I/O. Decouple to analog ground via a 0.1 F
capacitor. Output impedance is approximately 5 kΩ.
B6, A6
CLK_P/CLK_N
Positive/Negative DAC Clock Input (CLK).
B9, A9
REFCLK_P/REFCLK_N or
SYNC_P/SYNC_N
PLL Reference Clock Input (REFCLK_x). This pin has a secondary function as
a synchronization input (SYNC_x).
H4
IRQ
Active Low Open-Drain Interrupt Request Output. Pull up to IOVDD with
a 10 kΩ resistor.
H3
RESET
An active low LVCMOS input resets the device. Pull up to IOVDD.
G1
SDO
Serial Data Output for SPI.
G2
CS
Active Low Chip Select for SPI.
H1
SDIO
Serial Data Input/Output for SPI.
H2
SCLK
Qualifying Clock Input for SPI.
G11, G12
TRENCH
Connect this pin to VSS.
H12
PLL_LOCK
Active High LVCMOS Output. It indicates the lock status of the PLL circuitry.
G13
TMS
Reserved for Future Use. Connect to DVSS.
G14
TDI
Reserved for Future Use. Connect to DVSS.
H13
TCK
Reserved for Future Use. Connect to DVSS.
H14
TDO
Reserved for Future Use. Leave unconnected.
M1, L1
A0_P/A0_N
LVDS Data Input Pair, Port A (LSB).
P1, N1
A1_P/A1_N
LVDS Data Input Pair, Port A.
M2, L2
A2_P/A2_N
LVDS Data Input Pair, Port A.
P2, N2
A3_P/A3_N
LVDS Data Input Pair, Port A.
P3, N3
A4_P/A4_N
LVDS Data Input Pair, Port A.
P4, N4
A5_P/A5_N
LVDS Data Input Pair, Port A.
P5, N5
A6_P/A6_N
LVDS Data Input Pair, Port A.
P6, N6
A7_P/A7_N
LVDS Data Input Pair, Port A.
P7, N7
A8_P/A8_N
LVDS Data Input Pair, Port A.
P8, N8
A9_P/A9_N
LVDS Data Input Pair, Port A.
P9, N9
A10_P/A10_N
LVDS Data Input Pair, Port A.
P10, N10
A11_P/A11_N
LVDS Data Input Pair, Port A.
P11, N11
A12_P/A12_N
LVDS Data Input Pair, Port A.
P12, N12
A13_P/A13_N
LVDS Data Input Pair, Port A.
P13, N13
A14_P/A14_N
LVDS Data Input Pair, Port A.
P14, N14
A15_P/A15_N
LVDS Data Input Pair, Port A (MSB).
K13, J13
DCIA_P/DCIA_N
LVDS Data Clock Input Pair for Port A.
K14, J14
FRAMEA_P/FRAMEA_N
LVDS Frame Input for Port A. Tie to LVDS logic low if not used.
Recommended external bias circuit is shown in Figure 49.
K3, J3
B0_P/B0_N
LVDS Data Input Pair, Port B (LSB).
M3, L3
B1_P/B1_N
LVDS Data Input Pair, Port B.
K4, J4
B2_P/B2_N
LVDS Data Input Pair, Port B.
M4, L4
B3_P/B3_N
LVDS Data Input Pair, Port B.
M5, L5
B4_P/B4_N
LVDS Data Input Pair, Port B
M6, L6
B5_P/B5_N
LVDS Data Input Pair, Port B.
相關(guān)PDF資料
PDF描述
SCRH124-150 INDUCTOR SMD 15UH 3.20A 100KHZ
SCRH6D28-470 INDUCTOR SMD 47UH 0.80A 10KHZ
0982660828 CBL 13POS 0.5MM JMPR TYPE D 10"
HCM12DSEN-S243 CONN EDGECARD 24POS .156 EYELET
RBM12DCAD CONN EDGECARD 24POS R/A .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9148-M5372-EBZ 功能描述:BOARD EVAL FOR AD9149, ADL5372 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:* 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
AD9148-M5375-EBZ 功能描述:BOARD EVAL FOR AD9149, ADL5375 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:* 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
AD9152BCPZ 功能描述:16 Bit Digital to Analog Converter 2 56-LFCSP-WQ (8x8) 制造商:analog devices inc. 系列:TxDAC+? 包裝:托盤 零件狀態(tài):有效 位數(shù):16 數(shù)模轉(zhuǎn)換器數(shù):2 建立時間:- 輸出類型:Current - Unbuffered 差分輸出:是 數(shù)據(jù)接口:JESD204B 參考類型:內(nèi)部 電壓 - 電源,模擬:3.13 V ~ 3.47 V 電壓 - 電源,數(shù)字:1.14 V ~ 1.26 V INL/DNL(LSB):±10,±5 架構(gòu):電流源 工作溫度:-40°C ~ 85°C 封裝/外殼:56-WFQFN 裸焊盤,CSP 供應(yīng)商器件封裝:56-LFCSP-WQ(8x8) 標(biāo)準(zhǔn)包裝:1
AD9152BCPZRL 功能描述:16 Bit Digital to Analog Converter 2 56-LFCSP-WQ (8x8) 制造商:analog devices inc. 系列:TxDAC+? 包裝:帶卷(TR) 零件狀態(tài):有效 位數(shù):16 數(shù)模轉(zhuǎn)換器數(shù):2 建立時間:- 輸出類型:Current - Unbuffered 差分輸出:是 數(shù)據(jù)接口:JESD204B 參考類型:內(nèi)部 電壓 - 電源,模擬:3.13 V ~ 3.47 V 電壓 - 電源,數(shù)字:1.14 V ~ 1.26 V INL/DNL(LSB):±10,±5 架構(gòu):電流源 工作溫度:-40°C ~ 85°C 封裝/外殼:56-WFQFN 裸焊盤,CSP 供應(yīng)商器件封裝:56-LFCSP-WQ(8x8) 標(biāo)準(zhǔn)包裝:2,500
AD9152-EBZ 功能描述:AD9152 TxDAC+? Series 16 Bit 2.25G Samples Per Second Digital to Analog Converter (DAC) Evaluation Board 制造商:analog devices inc. 系列:TxDAC+? 零件狀態(tài):有效 DAC 數(shù):2 位數(shù):16 采樣率(每秒):2.25G 數(shù)據(jù)接口:SPI 建立時間:- DAC 類型:電流 工作溫度:-40°C ~ 85°C 所含物品:板,線纜 使用的 IC/零件:AD9152 標(biāo)準(zhǔn)包裝:1