VDD = 2.3 V to 4.5 V1, VIO = 2.3 V to 4.5 V or VDD + 0.3 V, whichever is the lowest, unless otherwise st" />
參數(shù)資料
型號: AD7942BCPZRL7
廠商: Analog Devices Inc
文件頁數(shù): 21/24頁
文件大小: 0K
描述: IC ADC 14BIT 250KSPS 10-LFCSP
標(biāo)準(zhǔn)包裝: 1
系列: PulSAR®
位數(shù): 14
采樣率(每秒): 250k
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 1.25mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 10-WFDFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 10-LFCSP-WD(3x3)
包裝: 標(biāo)準(zhǔn)包裝
輸入數(shù)目和類型: 1 個偽差分,單極
配用: EVAL-AD7942CB-ND - BOARD EVALUATION FOR AD7942
其它名稱: AD7942BCPZRL7DKR
AD7942
Rev. B | Page 6 of
24
VDD = 2.3 V to 4.5 V1, VIO = 2.3 V to 4.5 V or VDD + 0.3 V, whichever is the lowest, unless otherwise stated, TA = 40°C to +85°C.
Table 4.
Parameter
Symbol
Min
Typ
Max
Unit
Conversion Time: CNV Rising Edge to Data Available
tCONV
0.7
3.2
μs
Acquisition Time
tACQ
1.8
μs
Time Between Conversions
tCYC
5
μs
CNV Pulse Width (CS Mode)
tCNVH
10
ns
SCK Period (CS Mode)
tSCK
25
ns
SCK Period (Chain Mode)
tSCK
VIO ≥ 3 V
29
ns
VIO ≥ 2.7 V
35
ns
VIO ≥ 2.3 V
40
ns
SCK Low Time
tSCKL
12
ns
SCK High Time
tSCKH
12
ns
SCK Falling Edge to Data Remains Valid
tHSDO
5
ns
SCK Falling Edge to Data Valid Delay
tDSDO
VIO ≥ 3 V
24
ns
VIO ≥ 2.7 V
30
ns
VIO ≥ 2.3 V
35
ns
CNV or SDI Low to SDO D13 MSB Valid (CS Mode)
tEN
VIO ≥ 2.7 V
18
ns
VIO ≥ 2.3 V
22
ns
CNV or SDI High or Last SCK Falling Edge to SDO High Impedance (CS Mode)
tDIS
25
ns
SDI Valid Setup Time from CNV Rising Edge (CS Mode)
tSSDICNV
30
ns
SDI Valid Hold Time from CNV Rising Edge (CS Mode)
tHSDICNV
0
ns
SCK Valid Setup Time from CNV Rising Edge (Chain Mode)
tSSCKCNV
5
ns
SCK Valid Hold Time from CNV Rising Edge (Chain Mode)
tHSCKCNV
8
ns
SDI Valid Setup Time from SCK Falling Edge (Chain Mode)
tSSDISCK
5
ns
SDI Valid Hold Time from SCK Falling Edge (Chain Mode)
tHSDISCK
4
ns
SDI High to SDO High (Chain Mode with Busy Indicator)
tDSDOSDI
36
ns
1 See Figure 2 and Figure 3 for load conditions.
Timing Diagrams
500A
IOL
1.4V
TO SDO
500A
IOH
CL
50pF
0
465
7-
0
02
Figure 2. Load Circuit for Digital Interface Timing
30% VIO
70% VIO
2V OR VIO – 0.5V1
0.8V OR 0.5V2
2V OR VIO – 0.5V1
tDELAY
NOTES
1 2V IF VIO ABOVE 2.5V, VIO – 0.5V IF VIO BELOW 2.5V.
2 0.8V IF VIO ABOVE 2.5V, 0.5V IF VIO BELOW 2.5V.
04
65
7-
0
03
Figure 3. Voltage Reference Levels for Timing
相關(guān)PDF資料
PDF描述
VE-251-IW-F4 CONVERTER MOD DC/DC 12V 100W
VI-25X-MX CONVERTER MOD DC/DC 5.2V 75W
VE-251-IW-F2 CONVERTER MOD DC/DC 12V 100W
VE-251-IW-F1 CONVERTER MOD DC/DC 12V 100W
MAX11617EEE+ IC ADC SERIAL 12BIT 12CH 16-QSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7942BCPZRL71 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 250 kSPS PulSAR, Pseudo Differential ADC in MSOP/QFN
AD7942BRM 制造商:Analog Devices 功能描述:ADC Single SAR 250ksps 14-bit Serial 10-Pin MSOP Tube 制造商:Analog Devices 功能描述:IC 14-BIT ADC
AD7942BRMRL7 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 250 kSPS PulSAR ADC in MSOP/QFN
AD7942BRM-RL7 制造商:Analog Devices 功能描述:ADC Single SAR 250ksps 14-bit Serial 10-Pin MSOP T/R
AD7942BRMZ 功能描述:IC ADC 14BIT 250KSPS 10-MSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:PulSAR® 標(biāo)準(zhǔn)包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6