參數(shù)資料
型號(hào): AD7854ARSZ
廠商: Analog Devices Inc
文件頁數(shù): 14/28頁
文件大?。?/td> 0K
描述: IC ADC 12BIT PARALLEL LP 28-SSOP
標(biāo)準(zhǔn)包裝: 47
位數(shù): 12
采樣率(每秒): 200k
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 30mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 28-SSOP(0.209",5.30mm 寬)
供應(yīng)商設(shè)備封裝: 28-SSOP
包裝: 管件
輸入數(shù)目和類型: 1 個(gè)偽差分,單極;1 個(gè)偽差分,雙極
產(chǎn)品目錄頁面: 779 (CN2011-ZH PDF)
AD7854/AD7854L
REV. B
–21–
Self-Calibration Timing
Figure 29 shows the timing for a software full self-calibration.
Here the BUSY line stays high for the full length of the self-
calibration. A self-calibration is initiated by writing to the con-
trol register and setting the STCAL bit to 1. The BUSY line
goes high at the end of the write to the control register, and
BUSY goes low when the full self-calibration is complete after a
time tCAL as show in Figure 29.
t23
DATA LATCHED INTO
CONTROL REGISTER
Hi-Z
DATA
VALID
tCAL
CS
WR
DATA
BUSY
Figure 29. Timing Diagram for Full Self-Calibration
For the self-(gain + offset), self-offset and self-gain calibrations,
the BUSY line is triggered high at the end of the write to the
control register and stays high for the full duration of the self-
calibration. The length of time for which BUSY is high depends
on the type of self-calibration that is initiated. Typical values are
given in Table VIII. The timing diagram for the other self-
calibration options is similar to that outlined in Figure 29.
System Calibration Description
System calibration allows the user to remove system errors
external to the AD7854/AD7854L, as well as remove the errors
of the AD7854/AD7854L itself. The maximum calibration
range for the system offset errors is
±5% of VREF, and for the
system gain errors it is
±2.5% of VREF. If the system offset or
system gain errors are outside these ranges, the system calibration
algorithm reduces the errors as much as the trim range allows.
Figures 30 through 32 illustrate why a specific type of system
calibration might be used. Figure 30 shows a system offset cali-
bration (assuming a positive offset) where the analog input
range has been shifted upwards by the system offset after the
system offset calibration is completed. A negative offset may
also be removed by a system offset calibration.
MAX SYSTEM OFFSET
IS ±5% OF VREF
ANALOG
INPUT
RANGE
SYSTEM OFFSET
CALIBRATION
SYS OFFSET
AGND
VREF + SYS OFFSET
VREF – 1LSB
MAX SYSTEM FULL SCALE
IS ±2.5% FROM VREF
ANALOG
INPUT
RANGE
MAX SYSTEM OFFSET
IS ±5% OF VREF
VREF – 1LSB
SYS OFFSET
AGND
Figure 30. System Offset Calibration
Figure 31 shows a system gain calibration (assuming a system
full scale greater than the reference voltage) where the analog
input range has been increased after the system gain calibration
is completed. A system full-scale voltage less than the reference
voltage may also be accounted for a by a system gain calibration.
ANALOG
INPUT
RANGE
SYSTEM OFFSET
CALIBRATION
AGND
SYS FULL S.
VREF – 1LSB
MAX SYSTEM FULL SCALE
IS ±2.5% FROM VREF
ANALOG
INPUT
RANGE
VREF – 1LSB
SYS FULL S.
AGND
MAX SYSTEM FULL SCALE
IS ±2.5% FROM VREF
Figure 31. System Gain Calibration
Finally in Figure 32 both the system offset error and gain error
are removed by the system offset followed by a system gain cali-
bration. First the analog input range is shifted upwards by the
positive system offset and then the analog input range is
adjusted at the top end to account for the system full scale.
MAX SYSTEM FULL SCALE
IS ±2.5% FROM VREF
MAX SYSTEM OFFSET
IS ±5% OF VREF
ANALOG
INPUT
RANGE
SYSTEM OFFSET
CALIBRATION
FOLLOWED BY
SYSTEM GAIN
CALIBRATION SYS OFFSET
AGND
VREF + SYS OFFSET
VREF – 1LSB
ANALOG
INPUT
RANGE
MAX SYSTEM OFFSET
IS ±5% OF VREF
VREF – 1LSB
SYS OFFSET
AGND
SYS F.S.
MAX SYSTEM FULL SCALE
IS ±2.5% FROM VREF
Figure 32. System (Gain + Offset) Calibration
相關(guān)PDF資料
PDF描述
AD7828BRZ IC ADC 8BIT 8CHAN HS 28SOIC
AD7657BSTZ-1 IC ADC 14BIT 6CH 250KSPS 64LQFP
AD7824KRZ IC ADC 8BIT LC2MOS 4CH HS 24SOIC
VI-B4J-MX-F4 CONVERTER MOD DC/DC 36V 75W
AD7820KRZ IC ADC 8BIT HS TRACK/HOLD 20SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7854ARZ 功能描述:IC ADC 12BIT PARALLEL LP 28SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7854ARZ-REEL 功能描述:IC ADC 12BIT PARALLEL LP 28SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7854BR 制造商:Analog Devices 功能描述:ADC Single SAR 200ksps 12-bit Parallel 28-Pin SOIC W 制造商:Rochester Electronics LLC 功能描述:12-BIT SINGLE CH.PARALLEL ADC I.C. - Bulk
AD7854BR-REEL 制造商:Analog Devices 功能描述:ADC Single SAR 200ksps 12-bit Parallel 28-Pin SOIC W T/R
AD7854BRZ 功能描述:IC ADC 12BIT PARALLEL LP 28-SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-