參數(shù)資料
型號: AD7730BNZ
廠商: Analog Devices Inc
文件頁數(shù): 6/53頁
文件大?。?/td> 0K
描述: IC ADC TRANSDUCER BRIDGE 24-DIP
標(biāo)準(zhǔn)包裝: 15
位數(shù): 24
通道數(shù): 1
功率(瓦特): 125mW
電壓 - 電源,模擬: 4.75 V ~ 5.25 V
電壓 - 電源,數(shù)字: 2.7 V ~ 5.25 V
封裝/外殼: 24-DIP(0.300",7.62mm)
供應(yīng)商設(shè)備封裝: 24-PDIP
包裝: 管件
產(chǎn)品目錄頁面: 778 (CN2011-ZH PDF)
配用: EVAL-AD7730LEBZ-ND - BOARD EVALUATION FOR AD7730
EVAL-AD7730EBZ-ND - BOARD EVAL FOR AD7730
AD7730/AD7730L
–14–
Bit
Location
Mnemonic
Description
CR3
ZERO
A zero must be written to this bit to ensure correct operation of the AD7730.
CR2–CR0
RS2–RS0
Register Selection Bits. RS2 is the MSB of the three selection bits. The three bits select
which register type the next read or write operation operates upon as shown in Table VIII.
Table VIII. Register Selection
RS2
RS1
RS0
Register
0
Communications Register (Write Operation)
0
Status Register (Read Operation)
0
1
Data Register
0
1
0
Mode Register
0
1
Filter Register
1
0
DAC Register
1
0
1
Offset Register
1
0
Gain Register
1
Test Register
Status Register (RS2–RS0 = 0, 0, 0); Power-On/Reset Status: CX Hex
The Status Register is an 8-bit read-only register. To access the Status Register, the user must write to the Communications Register
selecting either a single-shot read or continuous read mode and load bits RS2, RS1, RS0 with 0, 0, 0. Table IX outlines the bit desig-
nations for the Status Register. SR0 through SR7 indicate the bit location, SR denoting the bits are in the Status Register. SR7
denotes the first bit of the data stream. Figure 5 shows a flowchart for reading from the registers on the AD7730. The number
in brackets indicates the power-on/reset default status of that bit.
Table IX. Status Register
SR7
SR6
SR5
SR4
SR3
SR2
SR1
SR0
RDY (1)
STDY (1)
STBY (0)
NOREF (0)
MS3 (X)
MS2 (X)
MS1 (X)
MS0 (X)
Bit
Location
Mnemonic
Description
SR7
RDY
Ready Bit. This bit provides the status of the
RDY flag from the part. The status and function of
this bit is the same as the
RDY output pin. A number of events set the RDY bit high as indi-
cated in Table XVIII.
SR6
STDY
Steady Bit. This bit is updated when the filter writes a result to the Data Register. If the filter is
in
FASTStep mode (see Filter Register section) and responding to a step input, the
STDY bit
remains high as the initial conversion results become available. The
RDY output and bit are set
low on these initial conversions to indicate that a result is available. If the
STDY is high, however,
it indicates that the result being provided is not from a fully settled second-stage FIR filter. When the
FIR filter has fully settled, the
STDY bit will go low coincident with RDY. If the part is never placed
into its
FASTStep mode, the
STDY bit will go low at the first Data Register read and it is
not cleared by subsequent Data Register reads.
A number of events set the
STDY bit high as indicated in Table XVIII. STDY is set high along
with
RDY by all events in the table except a Data Register read.
SR5
STBY
Standby Bit. This bit indicates whether the AD7730 is in its Standby Mode or normal mode of
operation. The part can be placed in its standby mode using the
STANDBY input pin or by
writing 011 to the MD2 to MD0 bits of the Mode Register. The power-on/reset status of this bit
is 0 assuming the
STANDBY pin is high.
SR4
NOREF
No Reference Bit. If the voltage between the REF IN(+) and REF IN(–) pins is below 0.3 V, or
either of these inputs is open-circuit, the NOREF bit goes to 1. If NOREF is active on comple-
tion of a conversion, the Data Register is loaded with all 1s. If NOREF is active on completion
of a calibration, updating of the calibration registers is inhibited.
SR3–SR0
MS3–MS0
These bits are for factory use. The power-on/reset status of these bits vary, depending on the
factory-assigned number.
REV. B
相關(guān)PDF資料
PDF描述
VE-J5H-MW-F2 CONVERTER MOD DC/DC 52V 100W
AD7730BRZ-REEL7 IC ADC BRDGE TRANSDCR 24SOIC
VI-B6Y-IU-S CONVERTER MOD DC/DC 3.3V 132W
VE-J5H-MW-F1 CONVERTER MOD DC/DC 52V 100W
VE-J5F-MW-F4 CONVERTER MOD DC/DC 72V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7730BR 功能描述:IC ADC BRIDGE TRANSDUCER 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD7730BR-REEL 功能描述:IC ADC TRANSDUCER BRIDGE 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD7730BR-REEL7 功能描述:IC ADC TRANSDUCER BRIDGE 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD7730BRU 功能描述:IC ADC BRIDGE TRANSDUCER 24TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD7730BRU422 制造商:AD 功能描述:New