參數(shù)資料
型號: AD7689BCPZ
廠商: Analog Devices Inc
文件頁數(shù): 20/32頁
文件大?。?/td> 0K
描述: IC ADC 16BIT 250KSPS 8CH 20LFCSP
產(chǎn)品培訓(xùn)模塊: Power Line Monitoring
Motor Control
產(chǎn)品變化通告: Startup Circuitry Design Improvement Change 15/April/2009
標準包裝: 1
系列: PulSAR®
位數(shù): 16
采樣率(每秒): 250k
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 21mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 20-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 20-LFCSP-VQ
包裝: 托盤
輸入數(shù)目和類型: 8 個單端,單極;4 個差分,雙極;4 個偽差分,雙極
產(chǎn)品目錄頁面: 778 (CN2011-ZH PDF)
Data Sheet
AD7682/AD7689
Rev. D | Page 27 of 32
GENERAL TIMING WITH A BUSY INDICATOR
Figure 38 details the timing for all three modes: read/write
during conversion (RDC), read/write after conversion (RAC),
and read/write spanning conversion (RSC). Note that the gating
item for both CFG and data readback is at the end of conversion
(EOC). As detailed previously, the data access should occur up
to safe data reading/writing time, tDATA. If the full CFG word is
not written to prior to EOC, it is discarded and the current
configuration remains.
At the EOC, if CNV is low, the busy indicator is enabled. In
addition, to generate the busy indicator properly, the host must
assert a minimum of 17 SCK falling edges to return SDO to high
impedance because the last bit on SDO remains active. Unlike the
Busy Indicator section, if the conversion result is not read out
fully prior to EOC, the last bit clocked out remains. If this bit is
low, the busy signal indicator cannot be generated because the
busy generation requires either a high impedance or a remaining
bit high-to-low transition. A good example of this occurs when
an SPI host sends 16 SCKs because these are usually limited to
8-bit or 16-bit bursts; thus the LSB remains. Because the transi-
tion noise of the AD7682/AD7689 is 4 LSBs peak to peak (or
greater), the LSB is low 50% of the time. For this interface, the SPI
host needs to burst 24 SCKs, or a QSPI interface can be used and
programmed for 17 SCKs.
The SCK can idle high or low depending on the CPOL and
CPHA settings if SPI is used. A simple solution is to use CPOL =
CPHA = 1 (not shown) with SCK idling high.
From power-up, in any read/write mode, the first three conver-
sion results are undefined because a valid CFG does not take
place until the 2nd EOC; thus, two dummy conversions are
required. Also, if the state machine writes the CFG during the
power-up state (RDC shown), the CFG register needs to be
rewritten again at the next phase. Note that the first valid data
occurs in Phase (n + 1) when the CFG register is written during
Phase (n 1).
ACQUISITION
(n – 1) UNDEFINED
ACQUISITION
(n)
ACQUISITION
(n + 1)
ACQUISITION
(n + 2)
PHASE
POWER
UP
EOC
START OF CONVERSION
(SOC)
EOC
CONVERSION
(n)
CONVERSION
(n + 1)
CONVERSION
(n – 2) UNDEFINED
07
35
3-
04
4
tCONV
tCYC
tDATA
CNV
DIN
RDC
RAC
RSC
SDO
NOTES
1. CNV MUST BE LOW PRIOR TO THE END OF CONVERSION (EOC) TO GENERATE THE BUSY INDICATOR.
2. A TOTAL OF 17 SCK FALLING EDGES ARE REQUIRED TO RETURN SDO TO HIGH-Z. IF CFG READBACK IS ENABLED,
A TOTAL OF 31 SCK FALLING EDGES IS REQUIRED TO RETURN SDO TO HIGH-Z.
DATA (n)
DATA (n – 1)
XXX
DATA (n – 2)
XXX
DATA (n – 2)
XXX
DATA (n – 2)
XXX
DATA (n – 2)
XXX
DATA (n – 1)
XXX
DATA (n – 1)
XXX
DATA (n – 1)
XXX
DATA (n – 3)
XXX
DIN
SDO
DATA (n + 1)
DATA (n)
DATA (n + 1)
DIN
CFG (n)
CFG (n + 2)
CFG (n + 1)
CFG (n + 3)
SDO
SCK
1
SCK
1n
n + 1
17
1
n
n + 1
17
1
n
n + 1
17
SCK
1
XXX
NOTE 1
NOTE 2
CFG (n)
CFG (n + 1)
CFG (n + 2)
CFG (n)
CFG (n + 1)
CFG (n + 2)
CFG (n + 3)
CONVERSION
(n – 1) UNDEFINED
Figure 38. General Interface Timing for the AD7682/AD7689 With a Busy Indicator
相關(guān)PDF資料
PDF描述
NCS2202SN2T1G IC COMPARATOR LV LOW PWR 5TSOP
CS5532-ASZ IC ADC 24BIT 2CH W/LNA 20SSOP
NCS2202SN1T1G IC COMPARATOR LV LOW PWR 5TSOP
CS5361-KSZ IC ADC AUD 114DB 204KHZ 24-SOIC
CS5361-KZZ IC ADC AUD 114DB 204KHZ 24-TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7689BCPZ 制造商:Analog Devices 功能描述:IC ADC 16BIT 250KSPS LFCSP-20
AD7689BCPZRL7 功能描述:IC ADC 16BIT 250KSPS 8CH 20LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:PulSAR® 標準包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個單端,單極
AD768ACHIPS 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit, 30 MSPS D/A Converter
AD768AF/QMLR 制造商:Analog Devices 功能描述: