參數(shù)資料
型號: AD73311LARSZ
廠商: Analog Devices Inc
文件頁數(shù): 8/36頁
文件大?。?/td> 0K
描述: IC PROCESSOR FRONT END LP 20SSOP
標(biāo)準(zhǔn)包裝: 66
位數(shù): 16
通道數(shù): 2
功率(瓦特): 50mW
電壓 - 電源,模擬: 3V
電壓 - 電源,數(shù)字: 3V
封裝/外殼: 20-SSOP(0.209",5.30mm 寬)
供應(yīng)商設(shè)備封裝: 20-SSOP
包裝: 管件
AD73311
–16–
REV. B
OPERATION
Resetting the AD73311
The pin
RESET resets all the control registers. All registers
are reset to zero indicating that the default SCLK rate
(DMCLK/8) and sample rate (DMCLK/2048) are at a mini-
mum to ensure that slow speed DSP engines can communicate
effectively. As well as resetting the control registers using the
RESET pin, the device can be reset using the RESET bit (CRA:7)
in Control Register A. Both hardware and software resets re-
quire 4 DMCLK cycles. On reset, DATA/
PGM (CRA:0) is set
to 0 (default condition) thus enabling Program Mode. The reset
conditions ensure that the device must be programmed to the
correct settings after power-up or reset. Following a reset, the
SDOFS will be asserted 280 DMCLK cycles after
RESET
going high. The data that is output following
RESET and dur-
ing Program Mode is random and contains no valid information
until either data or mixed mode is set.
Power Management
The individual functional blocks of the AD73311 can be en-
abled separately by programming the power control register
CRC. It allows certain sections to be powered down if not re-
quired, which adds to the device’s flexibility in that the user
need not incur the penalty of having to provide power for a
certain section if it is not necessary to their design. The power
control register provides individual control settings for the major
functional blocks and also a global override that allows all sec-
tions to be powered up by setting the bit. Using this method the
user could, for example, individually enable a certain section,
such as the reference (CRC:5), and disable all others. The glo-
bal power-up (CRC:0) can be used to enable all sections but if
power-down is required using the global control, the reference
will still be enabled, in this case, because its individual bit is set.
Refer to Table XIII for details of the settings of CRC.
Operating Modes
There are five operating modes available on the AD73311. Two
of these—Analog Loop-Back and Digital Loop-Back—are
reserved as diagnostic modes with the other three, Program,
Data and Mixed Program/Data, being available for general
purpose use. The device configuration—register settings—can
be changed only in Program and Mixed Program/Data Modes.
In all modes, transfers of information to or from the device
occur in 16-bit packets, therefore the DSP engine’s SPORT
will be programmed for 16-bit transfers.
Table X. Control Word Description
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
C/
D
R/
W
DEVICE ADDRESS
REGISTER ADDRESS
REGISTER DATA
Control
Frame
Description
Bit 15
Control/
Data
When set high, it signifies a control word in Program or Mixed Program/Data Modes. When
set low, it signifies a data word in Mixed Program/Data Mode or an invalid control word in
Program Mode.
Bit 14
Read/
Write
When set low, it tells the device that the data field is to be written to the register selected by
the register field setting provided the address field is zero. When set high, it tells the device
that the selected register is to be written to the data field in the input serial register and that
the new control word is to be output from the device via the serial output.
Bits 13–11
Device Address
This 3-bit field holds the address information. Only when this field is zero is a device se-
lected. If the address is not zero, it is decremented and the control word is passed out of
the device via the serial output.
Bits 10–8
Register Address
This 3-bit field is used to select one of the five control registers on the AD73311.
Bits 7–0
Register Data
This 8-bit field holds the data that is to be written to or read from the selected register
provided the address field is zero.
Table IX. Control Register Map
Address (Binary)
Name
Description
Type
Width
Reset Setting (Hex)
000
CRA
Control Register A
R/W
8
0x00
001
CRB
Control Register B
R/W
8
0x00
010
CRC
Control Register C
R/W
8
0x00
011
CRD
Control Register D
R/W
8
0x00
100
CRE
Control Register E
R/W
8
0x00
101 to 111
Reserved
相關(guān)PDF資料
PDF描述
VI-B6N-IV-S CONVERTER MOD DC/DC 18.5V 150W
VE-J3B-MY-F1 CONVERTER MOD DC/DC 95V 50W
VE-J34-MY-F4 CONVERTER MOD DC/DC 48V 50W
VE-J5D-MW-F2 CONVERTER MOD DC/DC 85V 100W
VE-J3D-MY-F2 CONVERTER MOD DC/DC 85V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD73311LARSZ-REEL 功能描述:IC PROCESSOR FRONT END LP 20SSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD73311LARSZ-REEL7 功能描述:IC PROCESSOR FRONT END LP 20SSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD73311LARU 制造商:Analog Devices 功能描述:Audio Codec 1ADC / 1DAC 16-Bit 20-Pin TSSOP
AD73311LARU-REEL 制造商:Analog Devices 功能描述:Audio Codec 1ADC / 1DAC 16-Bit 20-Pin TSSOP T/R
AD73311LARU-REEL7 制造商:Analog Devices 功能描述:Audio Codec 1ADC / 1DAC 16-Bit 20-Pin TSSOP T/R