參數(shù)資料
型號(hào): AD669BRZ
廠(chǎng)商: Analog Devices Inc
文件頁(yè)數(shù): 2/12頁(yè)
文件大小: 0K
描述: IC DAC 16BIT MONO W/VREF 28-SOIC
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
產(chǎn)品變化通告: AD669 Improvement Change 11/Jul/2012
標(biāo)準(zhǔn)包裝: 1
系列: DACPORT®
設(shè)置時(shí)間: 10µs
位數(shù): 16
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 雙 ±
功率耗散(最大): 625mW
工作溫度: -40°C ~ 85°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 28-SOIC(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 28-SOIC W
包裝: 管件
輸出數(shù)目和類(lèi)型: 1 電壓,單極;1 電壓,雙極
采樣率(每秒): 167k
產(chǎn)品目錄頁(yè)面: 781 (CN2011-ZH PDF)
AD669
REV. A
–10–
tied together which configures the input stage as an edge trig-
gered 16-bit register. The rising edge of the decoded signal
latches the data and updates the output of the DAC. It is neces-
sary to insert wait states after the processor initiates the write
cycle to comply with the timing requirements tLOW shown in
Figure 1b. The number of wait states that are required will vary
depending on the processor cycle time. The equation given in
Figure 9 can be used to determine the number of wait states
given the frequency of the processor crystal.
A0–A15
DSP56001
D0–D23
DGND
+5V
EXTERNAL
CLOCK
ADDRESS
DECODE
74F32
LDAC
AD669
DGND
DB0–DB15
XTAL
CS
L1
DS
X/
Y
WR
IRQA
V
LL
CS1
T =
1
2 (XTAL)
t
– T + 9ns
2T
LOW
# OF
WAIT STATES =
V
LL
Figure 9. DSP56001 to AD669 Interface
As an example, the 20.48 MHz crystal used in this application
results in T = 24.4 ns which means that the required number of
wait states is about 2.76. This must be rounded to the next
highest integer to assure that the minimum pulse widths comply
with those required by the AD669. As the speed of the proces-
sor is increased, the data hold time relative to CS1 decreases. As
processor clocks increase beyond 20.48 MHz, a configuration
such as the one shown for the ADSP-2101 is the better choice.
AD669 TO 8086 INTERFACE
Figure 10 shows the 8086 16-bit microprocessor connected to
multiple AD669s. The double-buffered capability of the AD669
allows the microprocessor to write to each AD669 individually
and then update all the outputs simultaneously. Processor
speeds of 6, 8, and 10 MHz require no wait states to interface
with the AD669.
The 8086 software routine begins by writing a data word to the
CS1
address. The decoder must latch the address using the
ALE signal. The decoded CS1 pulse goes low causing the first
rank latch of the associated AD669 to become transparent.
Simultaneously, the 8086 places data on the multiplexed bus
which is then latched into the first rank of the AD669 with the
rising edge of the WR pulse. Care should be taken to prevent
excessive delays through the decoder potentially resulting in a
violation of the AD669 data hold time (tDH).
The same procedure is repeated until all three AD669s have had
their first rank latches loaded with the desired data. A final write
command to the LDAC address results in a high-going pulse
that causes the second rank latches of all the AD669s to become
transparent. The falling edge of LDAC latches the data from the
first rank until the next update. This scheme is easily expanded
to include as many AD669s as required.
8086
DGND
+5V
ALE
WR
M/I0
ADDRESS
DECODE
LDAC CS1 CS2 CS3
DGND L1
DB0 – DB15
LDAC
AD669
VOUT
AD0 – AD15
DGND L1
DB0 – DB15
LDAC
AD669
VOUT
DGND L1
DB0 – DB15
LDAC
AD669
CS
VOUT
V
LL
V
LL
V
LL
V
LL
CS
Figure 10. 8086-to-AD669 Interface
8-BIT MICROPROCESSOR INTERFACE
The AD669 can easily be operated with an 8-bit bus by the ad-
dition of an octal latch. The 16-bit first rank register is loaded
from the 8-bit bus as two bytes. Figure 11 shows the configura-
tion when using a 74HC573 octal latch.
The eight most significant bits are latched into the 74HC573 by
setting the “l(fā)atch enable” control line low. The eight least sig-
nificant bits are then placed onto the bus. Now all sixteen bits
can be simultaneously loaded into the first rank register of the
AD669 by setting CS and L1 low.
8-BIT
P
AND
CONTROL
D7
D0
D7
D0
Q7
Q0
74HC573
11
LDAC
MSB
DB8
DB7
LSB
AD669
CS1 L1
Figure 11. Connections for 8-Bit Bus Interface
相關(guān)PDF資料
PDF描述
LTC1650AIS#PBF IC D/A CONV 16BIT R-R 16-SOIC
VE-J4K-MZ-F3 CONVERTER MOD DC/DC 40V 25W
LTC2605IGN-1#PBF IC DAC 16BIT OCT I2C 16-SSOP
MS3108E28-21S CONN PLUG 37POS RT ANG W/SCKT
VE-J4J-MZ-F4 CONVERTER MOD DC/DC 36V 25W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD669BRZ-REEL 功能描述:IC DAC 16BIT MONO VREF 28-SOIC RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:DACPORT® 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時(shí)間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-LCC(J 形引線(xiàn)) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類(lèi)型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD669SQ 功能描述:數(shù)模轉(zhuǎn)換器- DAC IC MONO 16-BIT RoHS:否 制造商:Analog Devices 轉(zhuǎn)換器數(shù)量:4 DAC 輸出端數(shù)量:4 轉(zhuǎn)換速率: 分辨率:12 bit 接口類(lèi)型:Serial (I2C) 穩(wěn)定時(shí)間: 最大工作溫度:+ 105 C 安裝風(fēng)格: 封裝 / 箱體:TSSOP 封裝:Reel
AD669SQ/883B 功能描述:數(shù)模轉(zhuǎn)換器- DAC IC MONO 16-BIT RoHS:否 制造商:Analog Devices 轉(zhuǎn)換器數(shù)量:4 DAC 輸出端數(shù)量:4 轉(zhuǎn)換速率: 分辨率:12 bit 接口類(lèi)型:Serial (I2C) 穩(wěn)定時(shí)間: 最大工作溫度:+ 105 C 安裝風(fēng)格: 封裝 / 箱體:TSSOP 封裝:Reel
AD66BS 制造商:POP 功能描述: 制造商:RIVETS 功能描述:
AD67 制造商:MQP (ELECTRONICS) 功能描述:ADAPTOR DIL 28WAY 制造商:MQP (ELECTRONICS) 功能描述:ADAPTOR, DIL, 28WAY 制造商:MQP (ELECTRONICS) 功能描述:ADAPTOR, DIL, 28WAY; Connector Type:Adaptor; No. of Contacts:28; Row Pitch:0.6"; Contact Termination:Through Hole Vertical; SVHC:No SVHC (19-Dec-2012); Connector Mounting Orientation:PC Board; No. of Ways:28; Package / Case:DIL; Pin ;RoHS Compliant: Yes