參數(shù)資料
型號: AD2S81A
廠商: Analog Devices, Inc.
英文描述: Variable Resolution, Monolithic Resolver-to-Digital Converters(可變分辨率,單片R/D變換器)
中文描述: 可變分辨率,單片分解到數(shù)字轉(zhuǎn)換器(可變分辨率,單片的R / D變換器)
文件頁數(shù): 9/16頁
文件大?。?/td> 195K
代理商: AD2S81A
AD2S81A/AD2S82A
REV. B
–9–
If the AD2S81A/AD2S82A is being used in a pitch and revolu-
tion counting application, the ripple and busy will need to be
gated to prevent false decrement or increment (see Figure 2).
RIPPLE CLK is unaffected by
INHIBIT
.
RIPPLE
CLK
BUSY
1N4148
1N414
8
10k
V
1k
V
0V
TO COUNTER
(CLOCK)
2N3904
5k1
NOTE: DO NOT USE ABOVE CCT WHEN
INHIBIT
IS “LO.”
+5V
+5V
Figure 2. Diode Transistor Logic Nand Gate
DIRECTION Output
The DIRECTION (DIR) logic output indicates the direction of
the input rotation. Any change in the state of DIR precedes the
corresponding BUSY, DATA, and RIPPLE CLK updates. DIR
can be considered as an asynchronous output and can make
multiple changes in state between two consecutive LSB update
cycles. This corresponds to a change in input rotation direction
but less than 1 LSB.
COMPLEMENT
(AD2S82A Only)
The
COMPLEMENT
input is internally pulled to +12 V in the
INACTIVE STATE. It is pulled down to DIGITAL GROUND
(100
μ
A) to ACTIVATE.
When used in conjunction with DATA LOAD, strobing DATA
LOAD and
COMPLEMENT
pins to logic LO, will set the logic
HIGH bits of the AD2S82A counter to a LO state. Those bits of
the applied data which are logic LO will not change the corre-
sponding bits in the AD2S82A counter:
For Example:
Initial Counter State
Applied Data Word
Counter State after Data Load
1 0 1 0 1
1 1 0 0 0
1 1 0 0 0
Initial Counter State
Applied Data Word
Counter State after Data Load and Complement
1 0 1 0 1
1 1 0 0 0
0 0 1 0 1
In order to read the output the following procedures should be
followed:
1. Place Outputs in high impedance (
ENABLE
= HI).
2. Present data to pins.
3. Pull DATA LOAD and
COMPLEMENT
pins to ground.
4. Wait 100 ns.
5. Remove data from pins.
6. Remove outputs from high impedance state (
ENABLE
=
LO).
7. Read outputs.
DATA TRANSFER
To transfer data the
INHIBIT
input should be used. The data
will be valid 600 ns after the application of a logic “LO” to the
INHIBIT
. This is regardless of the time when the
INHIBIT
is
applied and allows time for an active BUSY to clear. By using
the
ENABLE
input the two bytes of data can be transferred
after which the
INHIBIT
should be returned to a logic “HI”
state to enable the output latches to be updated.
BUSY Output
The validity of the output data is indicated by the state of the
BUSY output. When the input to the converter is changing, the
signal appearing on the BUSY output is a series of pulses at
TTL level. A BUSY pulse is initiated each time the input moves
by the analog equivalent of one LSB and the internal counter is
incremented or decremented.
INHIBIT
Input
The
INHIBIT
logic input only inhibits the data transfer from
the up-down counter to the output latches and, therefore, does
not interrupt the operation of the tracking loop. Releasing the
INHIBIT
automatically generates a BUSY pulse to refresh the
output data.
ENABLE
Input
The
ENABLE
input determines the state of the output data. A
logic “HI” maintains the output data pins in the high impedance
condition, and the application of a logic “LO” presents the data
in the latches to the output pins. The operation of the
ENABLE
has no effect on the conversion process.
BYTE SELECT Input
The BYTE SELECT input on the AD2S82A selects the byte of
the position data to be presented at the data output DB1 to
DB8. The least significant byte will be presented on data output
DB9 to DB16 (with the
ENABLE
input taken to a logic “LO”)
regardless of the state of the BYTE SELECT pin. Note that
when the AD2S82A is used with a resolution less than 16 bits,
the unused data lines are pulled to a logic “LO.” A logic “HI”
on the BYTE SELECT input will present the eight most signifi-
cant data bits on data output DB1 and DB8. A logic “LO” will
present the least significant byte on data outputs 1 to 8, i.e.,
data outputs 1 to 8 will duplicate data outputs 9 to 16.
When the BYTE select pin is a logic “HI” on the AD2S81A, the
most significant byte is presented on Pins 8 to 15 (with the
ENABLE
input taken to a logic “LO”). A logic “HI” presents
the 4 least significant bits on Pins 8 to 11 and places a logic
“LO” on Pins 12 to 15 (with the
ENABLE
input taken to a
logic “LO”).
The operation of the BYTE SELECT has no effect on the con-
version process of the converter.
RIPPLE CLOCK
As the output of the converter passes through the major carry,
i.e., all “1s” to all “0s” or the converse, a positive going edge on
the RIPPLE CLK output is initiated indicating that a revolu-
tion, or a pitch, of the input has been completed.
The minimum pulsewidth of the ripple clock is 300 ns. RIPPLE
CLK is normally set high before a BUSY pulse and resets
before
the next positive going edge of the next consecutive pulse.
The only exception to this is when DIR changes while the
RIPPLE CLK is high. Resetting of the RIPPLE CLK will only
occur if the DIR remains stable for two consecutive positive
BUSY pulse edges.
相關(guān)PDF資料
PDF描述
AD2S82A Variable Resolution, Monolithic Resolver-to-Digital Converters(可變分辨率,單片解算-數(shù)字變換器)
AD2S82AJP Circular Connector; No. of Contacts:16; Series:MS27473; Body Material:Aluminum; Connecting Termination:Crimp; Connector Shell Size:20; Circular Contact Gender:Socket; Circular Shell Style:Straight Plug; Insert Arrangement:20-16 RoHS Compliant: No
AD2S82AHP Variable Resolution, Monolithic Resolver-to-Digital Converters
AD2S81 Variable Resolution, Monolithic Resolver-to-Digital Converters
AD2S81AJD Variable Resolution, Monolithic Resolver-to-Digital Converters
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD2S81AJD 功能描述:IC R/D CONV TRACKING 28CDIP RoHS:否 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關(guān)文件:Automotive Product Guide 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:20-TSSOP 包裝:管件
AD2S82 制造商:AD 制造商全稱:Analog Devices 功能描述:Variable Resolution, Monolithic Resolver-to-Digital Converters
AD2S82A 制造商:AD 制造商全稱:Analog Devices 功能描述:Variable Resolution, Monolithic Resolver-to-Digital Converters
AD2S82AHP 功能描述:IC R/D CONV TRACKING 44PLCC RoHS:否 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關(guān)文件:Automotive Product Guide 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:20-TSSOP 包裝:管件
AD2S82AHP 制造商:Analog Devices 功能描述:IC R/D CONVERTER. 2S82