參數(shù)資料
型號: A54SX16A-2TQ208B
廠商: Electronic Theatre Controls, Inc.
元件分類: FPGA
英文描述: SX-A Family FPGAs
中文描述: 的SX - A系列FPGA的
文件頁數(shù): 59/108頁
文件大小: 720K
代理商: A54SX16A-2TQ208B
SX-A Family FPGAs
v5.1
2-39
Table 2-32
A54SX32A Timing Characteristics
(Worst-Case Commercial Conditions V
CCA
= 2.25 V, V
CCI
= 2.3V, T
J
= 70°C)
Parameter
2.5 V LVCMOS Output Module Timing
1,2
Description
–3 Speed
–2 Speed
–1 Speed
Std. Speed
–F Speed
Units
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max.
t
DLH
Data-to-Pad Low to High
3.3
3.8
4.2
5.0
7.0
ns
t
DHL
Data-to-Pad High to Low
2.5
2.9
3.2
3.8
5.3
ns
t
DHLS
Data-to-Pad High to Low—low slew
11.1
12.8
14.5
17.0
23.8
ns
t
ENZL
Enable-to-Pad, Z to L
2.4
2.8
3.2
3.7
5.2
ns
t
ENZLS
Data-to-Pad, Z to L—low slew
11.8
13.7
15.5
18.2
25.5
ns
t
ENZH
Enable-to-Pad, Z to H
3.3
3.8
4.2
5.0
7.0
ns
t
ENLZ
Enable-to-Pad, L to Z
2.1
2.5
2.8
3.3
4.7
ns
t
ENHZ
d
TLH3
d
THL3
d
THLS3
Enable-to-Pad, H to Z
2.5
2.9
3.2
3.8
5.3
ns
Delta Low to High
0.031
0.037
0.043
0.051
0.071
ns/pF
Delta High to Low
0.017
0.017
0.023
0.023
0.037
ns/pF
Delta High to Low—low slew
0.057
0.06
0.071
0.086
0.117
ns/pF
Note:
1. Delays based on 35 pF loading.
2. The equivalent IO Attribute settings for 2.5 V LVCMOS is 2.5 V LVTTL in the software.
3. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the V
CCI
value into the following equation:
Slew Rate [V/ns] = (0.1*V
CCI
– 0.9*V
CCI)
/ (C
load
* d
T[LH|HL|HLS]
)
where C
load
is the load capacitance driven by the I/O in pF
d
T[LH|HL|HLS]
is the worst case delta value from the datasheet in ns/pF.
相關(guān)PDF資料
PDF描述
A54SX16A-2TQ208I LM20242 36V, 2A PowerWise ® Adjustable Frequency Synchronous Buck Regulator; Package: TSSOP EXP PAD; No of Pins: 20; Qty per Container: 73; Container: Rail
A54SX16A-2TQ208M LM20242 36V, 2A PowerWise ® Adjustable Frequency Synchronous Buck Regulator; Package: TSSOP EXP PAD; No of Pins: 20; Qty per Container: 250; Container: Reel
A54SX16A-3BG208 LM20242 36V, 2A PowerWise ® Adjustable Frequency Synchronous Buck Regulator; Package: TSSOP EXP PAD; No of Pins: 20; Qty per Container: 2500; Container: Reel
A54SX16A-3BG208A SX-A Family FPGAs
A54SX16A-FCQ208B LM231A/LM231/LM331A/LM331 Precision Voltage-to-Frequency Converters; Package: MDIP; No of Pins: 8; Qty per Container: 40; Container: Rail
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A54SX16A-2TQG100 功能描述:IC FPGA SX 24K GATES 100-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX-A 標準包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
A54SX16A-2TQG100I 功能描述:IC FPGA SX 24K GATES 100-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX-A 標準包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
A54SX16A-2TQG144 功能描述:IC FPGA SX 24K GATES 144-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX-A 標準包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
A54SX16A-2TQG144I 功能描述:IC FPGA SX 24K GATES 144-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX-A 標準包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
A54SX16A-FFG144 功能描述:IC FPGA SX 24K GATES 144-FBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:SX-A 標準包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)