Table 2-16 A1240A Worst-Case Commercial Condit" />
參數(shù)資料
型號: A1240A-1PLG84I
廠商: Microsemi SoC
文件頁數(shù): 15/54頁
文件大小: 0K
描述: IC FPGA 4K GATES 84-PLCC IND
標準包裝: 16
系列: ACT™ 2
LAB/CLB數(shù): 684
輸入/輸出數(shù): 72
門數(shù): 4000
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 85°C
封裝/外殼: 84-LCC(J 形引線)
供應商設備封裝: 84-PLCC(29.31x29.31)
Detailed Specifications
2- 16
R e visio n 8
A1240A Timing Characteristics (continued)
Table 2-16 A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, TJ = 70°C
I/O Module Input Propagation Delays
–2 Speed
–1 Speed
Std. Speed
Units
Parameter/Description
Min.
Max.
Min.
Max.
Min.
Max.
tINYH
Pad to Y High
2.9
3.3
3.8
ns
tINYL
Pad to Y Low
2.6
3.0
3.5
ns
tINGH
G to Y High
5.0
5.7
6.6
ns
tINGL
G to Y Low
4.7
5.4
6.3
ns
Input Module Predicted Input Routing Delays*
tIRD1
FO = 1 Routing Delay
4.2
4.8
5.6
ns
tIRD2
FO = 2 Routing Delay
4.8
5.4
6.4
ns
tIRD3
FO = 3 Routing Delay
5.4
6.1
7.2
ns
tIRD4
FO = 4 Routing Delay
5.9
6.7
7.9
ns
tIRD8
FO = 8 Routing Delay
7.9
8.9
10.5
ns
Global Clock Network
tCKH
Input Low to High
FO = 32
10.2
11.0
12.8
ns
FO = 256
11.8
13.0
15.7
tCKL
Input High to Low
FO = 32
10.2
11.0
12.8
ns
FO = 256
12.0
13.2
15.9
tPWH
Minimum Pulse Width High
FO = 32
3.8
4.5
5.5
ns
FO = 256
4.1
5.0
5.8
tPWL
Minimum Pulse Width Low
FO = 32
3.8
4.5
5.5
ns
FO = 256
4.1
5.0
5.8
tCKSW
Maximum Skew
FO = 32
0.5
ns
FO = 256
2.5
tSUEXT
Input Latch External Setup
FO = 32
0.0
ns
FO = 256
0.0
tHEXT
Input Latch External Hold
FO = 32
7.0
ns
FO = 256
11.2
tP
Minimum Period
FO = 32
8.1
9.1
11.1
ns
FO = 256
8.8
10.0
11.7
fMAX
Maximum Frequency
FO = 32
125.0
110.0
90.0
ns
FO = 256
115.0
100.0
85.0
Note:
*These parameters should be used for estimating device performance. Optimization techniques may further
reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-
route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is
based on actual routing delay measurements performed on the device prior to shipment.
相關PDF資料
PDF描述
AX1000-2BG729I IC FPGA AXCELERATOR 1M 729-PBGA
AX1000-2BGG729I IC FPGA AXCELERATOR 1M 729-PBGA
A3PE3000L-FG324I IC FPGA 1KB FLASH 3M 324-FBGA
A3PE3000L-FGG324I IC FPGA 1KB FLASH 3M 324-FBGA
A1240A-PG132C IC FPGA 4K GATES 132-CPGA COM
相關代理商/技術參數(shù)
參數(shù)描述
A1240A-1PQ144C 功能描述:IC FPGA 4K GATES 144-PQFP COM RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ACT™ 2 標準包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應商設備封裝:352-CQFP(75x75)
A1240A-1PQ144I 功能描述:IC FPGA 4K GATES 144-PQFP IND RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ACT™ 2 標準包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應商設備封裝:352-CQFP(75x75)
A1240A-1PQ144M 制造商:Microsemi Corporation 功能描述:FPGA ACT 2 4K GATES 684 CELLS 110MHZ 1.0UM 5V 144PQFP - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA 4K GATES 144-PQFP MIL 制造商:Microsemi Corporation 功能描述:IC FPGA 104 I/O 144PQFP
A1240A-1PQ160B 制造商:MICROSEMI 制造商全稱:Microsemi Corporation 功能描述:ACT 2 Family FPGAs
A1240A-1PQ160C 制造商:MICROSEMI 制造商全稱:Microsemi Corporation 功能描述:ACT 2 Family FPGAs