參數(shù)資料
型號: 9112AG-16-T
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時鐘及定時
英文描述: 9112 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
封裝: 4.40 MM, 0.65 MM PITCH, MO-153, TSSOP-8
文件頁數(shù): 1/8頁
文件大?。?/td> 119K
代理商: 9112AG-16-T
Integrated
Circuit
Systems, Inc.
General Description
Features
ICS9112A-16
1337K—08/03/07
Block Diagram
Low Skew Output Buffer
Pin Configuration
Zero input - output delay
Frequency range 25 - 133 MHz (3.3V)
High loop filter bandwidth ideal for Spread
Spectrum applications.
Less than 200 ps Jitter between outputs
Skew controlled outputs
Skew less than 250 ps between outputs
Available in 8 pin 150 mil SOIC
or 173 mil TSSOP package.
3.3V ±10% operation
The ICS9112A-16 is a high performance, low skew, low
jitter clock driver.
It uses a phase lock loop (PLL)
technology to align, in both phase and frequency, the REF
input with the CLKOUT signal. It is designed to distribute
high speed clocks in PC systems operating at speeds
from 25 to
133 MHz.
ICS9112A-16 is a zero delay buffer that provides
synchronization between the input and output. The
synchronization is established via CLKOUT feed back to
the input of the PLL. Since the skew between the input and
output is less than +/- 350 pS, the part acts as a zero delay
buffer.
The ICS9112A-16 comes in an eight pin 150 mil SOIC or
173 mil TSSOP package. It has five output clocks. In the
absence of REF input, will be in the power down mode. In
this mode, the PLL is turned off and the output buffers are
pulled low. Power down mode provides the lowest power
consumption for a standby condition.
8 pin SOIC, TSSOP
相關(guān)PDF資料
PDF描述
9112AG-16LF-T 9112 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
9112AM-16LF-T 9112 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
9112AM-16-T 9112 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
9112AG-16 9112 SERIES, PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
9112AM-16 9112 SERIES, PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
9112AG-26LF 制造商:Integrated Device Technology Inc 功能描述:CLOCK BFFR 4-OUT 8TSSOP - Rail/Tube
9112AG-26LFT 制造商:Integrated Device Technology Inc 功能描述:CLOCK BFFR 4-OUT 8TSSOP - Tape and Reel
9112AG-27LF 功能描述:時鐘緩沖器 RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
9112AG-27LFT 功能描述:時鐘緩沖器 RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
9112AM16LF 制造商:Integrated Device Technology Inc 功能描述:Zero Delay PLL Clock Buffer Single 25MHz to 133MHz 8-Pin SOIC N Tube 制造商:IDT 功能描述:Zero Delay PLL Clock Buffer Single 25MHz to 133MHz 8-Pin SOIC N Tube