參數(shù)資料
型號: 74LVC574APW,112
廠商: NXP Semiconductors
文件頁數(shù): 18/19頁
文件大?。?/td> 0K
描述: IC OCT D FF POS-EDG TRIG 20TSSOP
產(chǎn)品培訓模塊: Logic Packages
標準包裝: 1,875
系列: 74LVC
功能: 標準
類型: D 型總線
輸出類型: 三態(tài)非反相
元件數(shù): 1
每個元件的位元數(shù): 8
延遲時間 - 傳輸: 9ns
觸發(fā)器類型: 正邊沿
輸出電流高,低: 24mA,24mA
電源電壓: 1.2 V ~ 3.6 V
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 20-TSSOP(0.173",4.40mm 寬)
包裝: 管件
74LVC574A
All information provided in this document is subject to legal disclaimers.
NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 5 — 18 December 2012
8 of 19
NXP Semiconductors
74LVC574A
Octal D-type flip-flop; 5 V tolerance; positive edge-trigger; 3-state
[1]
Typical values are measured at Tamb =25 C and VCC = 1.2 V, 1.8 V, 2.5 V, 2.7 V and 3.3 V respectively.
[2]
tpd is the same as tPLH and tPHL.
ten is the same as tPZL and tPZH.
tdis is the same as tPLZ and tPHZ.
[3]
Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.
[4]
CPD is used to determine the dynamic power dissipation (PD in W).
PD =CPD VCC2 fi N+ (CL VCC2 fo) where:
fi = input frequency in MHz; fo = output frequency in MHz
CL = output load capacitance in pF
VCC = supply voltage in Volts
N = number of inputs switching
(C
L VCC
2
f
o) = sum of the outputs
tW
pulse width
clock HIGH or LOW; see Figure 7
VCC = 1.65 V to 1.95 V
5.0
-
5.0
-
ns
VCC = 2.3 V to 2.7 V
4.0
-
4.0
-
ns
VCC = 2.7 V
3.3
-
3.3
-
ns
VCC = 3.0 V to 3.6 V
3.3
1.7
-
3.3
-
ns
tsu
set-up time
Dn to CP; see Figure 8
VCC = 1.65 V to 1.95 V
4.0
-
4.0
-
ns
VCC = 2.3 V to 2.7 V
2.5
-
2.5
-
ns
VCC = 2.7 V
2.0
-
2.0
-
ns
VCC = 3.0 V to 3.6 V
2.0
0.3
-
2.0
-
ns
th
hold time
Dn to CP; see Figure 8
VCC = 1.65 V to 1.95 V
3.0
-
3.0
-
ns
VCC = 2.3 V to 2.7 V
2.0
-
2.0
-
ns
VCC = 2.7 V
1.5
-
1.5
-
ns
VCC = 3.0 V to 3.6 V
+1.5
0.2
-
+1.5
-
ns
fmax
maximum
frequency
VCC = 1.65 V to 1.95 V
100
-
80
-
MHz
VCC = 2.3 V to 2.7 V
125
-
100
-
MHz
VCC = 2.7 V
150
-
120
-
MHz
VCC = 3.0 V to 3.6 V
150
200
-
120
-
MHz
tsk(0)
output skew time
VCC = 3.0 V to 3.6 V
-
1.0
-
1.5
ns
CPD
power dissipation
capacitance
per flip-flop; VI = GND to VCC
VCC = 1.65 V to 1.95 V
-
11.2
-
pF
VCC = 2.3 V to 2.7 V
-
13.2
-
pF
VCC = 3.0 V to 3.6 V
-
14.9
-
pF
Table 7.
Dynamic characteristics …continued
Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 10.
Symbol Parameter
Conditions
40 C to +85 C
40 C to +125 C Unit
Min
Typ[1]
Max
Min
Max
相關PDF資料
PDF描述
MC10EL07DT IC GATE XOR/XNOR ECL 2INP 8TSSOP
TXR54AB00-2207AI ADPTR TINEL LOCK STR SHELL 22
TXR54AB45-0804AI ADPTR TINEL LOCK ANG SHELL 8
3314-5002 PROTECT HEADER RT/ANG 14 CONTACT
TXR40AB00-0805BI ADPTR TINEL LOCK STR SHELL 9, A
相關代理商/技術參數(shù)
參數(shù)描述
74LVC574APW118 制造商:NXP Semiconductors 功能描述:
74LVC574AQ20-13 功能描述:IC D-TYPE POS TRG SNGL 20QFN 制造商:diodes incorporated 系列:74LVC 包裝:剪切帶(CT) 零件狀態(tài):有效 功能:標準 類型:D 型 輸出類型:非反相 元件數(shù):1 每元件位數(shù):8 頻率 - 時鐘:125MHz 不同 V,最大 CL 時的最大傳播延遲:7.1ns @ 3.3V,30pF 觸發(fā)器類型:正邊沿 電流 - 輸出高,低:24mA,24mA 電壓 - 電源:1.65 V ~ 3.6 V 電流 - 靜態(tài):10μA 輸入電容:4pF 工作溫度:-40°C ~ 125°C(TA) 安裝類型:表面貼裝 封裝/外殼:20-VFQFN 裸露焊盤 標準包裝:1
74LVC574AT20-13 功能描述:IC D-TYPE POS TRG SNGL 20TSSOP 制造商:diodes incorporated 系列:74LVC 包裝:剪切帶(CT) 零件狀態(tài):有效 功能:標準 類型:D 型 輸出類型:非反相 元件數(shù):1 每元件位數(shù):8 頻率 - 時鐘:125MHz 不同 V,最大 CL 時的最大傳播延遲:7.1ns @ 3.3V,30pF 觸發(fā)器類型:正邊沿 電流 - 輸出高,低:24mA,24mA 電壓 - 電源:1.65 V ~ 3.6 V 電流 - 靜態(tài):10μA 輸入電容:4pF 工作溫度:-40°C ~ 125°C(TA) 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 標準包裝:1
74LVC594ABQ 制造商:NXP Semiconductors 功能描述:IC 8BIT SISO/PO SHIFT REG DH
74LVC594ABQ,115 功能描述:計數(shù)器移位寄存器 3.3V SHIFT REG WITH RoHS:否 制造商:Texas Instruments 計數(shù)器類型: 計數(shù)順序:Serial to Serial/Parallel 電路數(shù)量:1 封裝 / 箱體:SOIC-20 Wide 邏輯系列: 邏輯類型: 輸入線路數(shù)量:1 輸出類型:Open Drain 傳播延遲時間:650 ns 最大工作溫度:+ 125 C 最小工作溫度:- 40 C 封裝:Reel