參數(shù)資料
型號: 5962-9855202QXC
元件分類: 微控制器/微處理器
英文描述: 32-BIT, 16 MHz, RISC MICROCONTROLLER, CPGA144
封裝: CERAMIC, PGA-144
文件頁數(shù): 13/64頁
文件大?。?/td> 1464K
代理商: 5962-9855202QXC
20
Four signals make up the arbitration control bus -- Bus Request
(BRQ), Bus Grant (BGNT), Bus Busy (BUSY), and Bus Grant
Acknowledge (BGACK) .
4.1 Operand Bus Cycle Operation
The timing diagrams in figures 20, 21, and 22 show signal
relationships for the UT69R000 during an operand bus cycle
operation. The UT69R000 performs one of four operations
involving bus cycles on the Operand buses: (1) Memory Read,
(2) Memory Write, (3) I/O Read, and (4) I/O Write. The
UT69R000 performs all four bus cycle operations similarly.
The M/IO and R/WR signals determine the precise type of bus
cycle operation. For the following discussion, refer to figures
20, 21, and 22.
When the Operand bus arbitration process is complete and the
UT69R000 controls the Operand address and data buses, time
period CK3 begins. The UT69R000 signal controls the
Operand port at the beginning of time period CK3 by asserting
BGACK. STATE1 transitions from low to high. At the same
time, the following signals become valid: R/WR, M/IO, and
the Operand Address bus RA(15:0). Control signals R/WR and
M/IO determine the direction and type of bus cycle
taking place.
One-half clock cycle after the beginning of time period CK4
or one full clock cycle after the start of time period CK3, DS
goes active low. After DS has asserted, the UT69R000 samples
the DTACK input on every subsequent rising edge of OSCIN
to determine the duration of CK4. A bus cycle terminates one-
half clock cycle after the rising edge of OSCIN when the
UT69R000 detects assertion of DTACK. At this time, the
Operand Address Bus A (15:0) and the Operand bus control
signals (R/WR, M/IO) select the memory or I/O location from
which the Operand Data is read, or to which the Operand Data
is written. The UT69R000 also samples the
and
BTERR inputs on the same rising edge of OSCIN. These two
inputs indicate an error condition and terminate the current
bus cycle.
Figure 18. STRI Instruction Typical Timing
NEXT
DATA VALID (RSn)
STRI
NEXT ADDRESS
ADDRESS VALID (ACC)
DATA
RISC
ADDRESS
RISC
OSCIN
CK1
CK2
CK3
CK4
INSTRUCTION
STATE1
OE
WE
MPROT
相關(guān)PDF資料
PDF描述
5962-9855202QXX 32-BIT, 16 MHz, RISC MICROCONTROLLER, CPGA144
5962F9855202QXA 32-BIT, 16 MHz, RISC MICROCONTROLLER, CPGA144
5962G9855201QXX 32-BIT, 12 MHz, RISC MICROCONTROLLER, CPGA144
5962G9855202VXA 32-BIT, 16 MHz, RISC MICROCONTROLLER, CPGA144
5962G9855202VXX 32-BIT, 16 MHz, RISC MICROCONTROLLER, CPGA144
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
5962-9855501VPA 功能描述:計時器和支持產(chǎn)品 QML Class V Prec Timer RoHS:否 制造商:Micrel 類型:Standard 封裝 / 箱體:SOT-23 內(nèi)部定時器數(shù)量:1 電源電壓-最大:18 V 電源電壓-最小:2.7 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝:Reel
59629856401QEA 制造商:TI 功能描述:SNJ5447AJ
5962-9856401QEA 制造商:Texas Instruments 功能描述:Decoder/Driver Single 4-to-7 16-Pin CDIP Tube
5962-9858401QFA 功能描述:LVDS 接口集成電路 RoHS:否 制造商:Texas Instruments 激勵器數(shù)量:4 接收機(jī)數(shù)量:4 數(shù)據(jù)速率:155.5 Mbps 工作電源電壓:5 V 最大功率耗散:1025 mW 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-16 Narrow 封裝:Reel
5962-9858501QFA 功能描述:總線接收器 RoHS:否 制造商:Texas Instruments 接收機(jī)數(shù)量:4 接收機(jī)信號類型:Differential 接口類型:EIA/TIA-422-B, V.11 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:TSSOP-16 封裝:Reel