參數(shù)資料
型號(hào): 571MDAFREQDG
廠商: SILICON LABORATORIES
元件分類: VCXO, clock
英文描述: VCXO, CLOCK, 10 MHz - 945 MHz, LVPECL OUTPUT
封裝: ROHS COMPLIANT PACKAGE-8
文件頁(yè)數(shù): 22/26頁(yè)
文件大?。?/td> 315K
代理商: 571MDAFREQDG
Si570/Si571
Rev. 0.31
5
2. Electrical Specifications
Table 1. Recommended Operating Conditions
Parameter
Symbol
Test Condition
Min
Typ
Max
Units
Supply Voltage1
VDD
3.3 V option
2.97
3.3
3.63
V
2.5 V option
2.25
2.5
2.75
1.8 V option
1.71
1.8
1.89
Supply Current
IDD
Output enabled
LVPECL
CML
LVDS
CMOS
120
108
99
90
130
117
108
98
mA
TriState mode
60
75
Output Enable (OE)2
VIH
0.75 x VDD
——
V
VIL
——
0.5
Operating Temperature Range
TA
–40
85
C
Notes:
1. Selectable parameter specified by part number. See Section "7. Ordering Information" on page 21 for further details.
2. OE pin includes a 17 k
Ω pullup resistor to VDD or a 17 kΩ pulldown to GND depending on the OE polarity specified in
Table 2. VC Control Voltage Input
Parameter
Symbol
Test Condition
Min
Typ
Max
Units
Control Voltage Tuning Slope1,2,3
KV
VC 10 to 90% of VDD
33
45
90
135
180
356
ppm/V
Control Voltage Linearity4
LVC
BSL
–5
±1
+5
%
Incremental
–10
±5
+10
Modulation Bandwidth
BW
9.3
10.0
10.7
kHz
VC Input Impedance
ZVC
500
k
Ω
Nominal Control Voltage
VCNOM
@ fO
—VDD/2
V
Control Voltage Tuning Range
VC
0VDD
V
Notes:
1. Positive slope; selectable option by part number. See "7. Ordering Information" on page 21.
2. For best jitter and phase noise performance, always choose the smallest KV that meets the application’s minimum APR
requirements. See “AN266: VCXO Tuning Slope (KV), Stability, and Absolute Pull Range (APR)” for more information.
3. KV variation is ±10% of typical values.
4. BSL determined from deviation from best straight line fit with VC ranging from 10 to 90% of VDD. Incremental slope
determined with VC ranging from 10 to 90% of VDD.
相關(guān)PDF資料
PDF描述
550ME614M400DGR VCXO, CLOCK, 614.4 MHz, LVPECL OUTPUT
550MH040M000DGR VCXO, CLOCK, 40 MHz, LVPECL OUTPUT
550MH166M628DGR VCXO, CLOCK, 166.628 MHz, LVPECL OUTPUT
550ND125M000DGR VCXO, CLOCK, 125 MHz, LVDS OUTPUT
550CJ153M600DGR VCXO, CLOCK, 153.6 MHz, CMOS OUTPUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
571MDB000105DG 功能描述:VCXO振蕩器 Prgramble VCXO 8pin 7mmx5mm RoHS:否 制造商:Fox 封裝 / 箱體:5 mm x 3.2 mm 頻率:19.2 Mhz 頻率穩(wěn)定性:2.5 PPM 輸出格式: 封裝:Reel 電源電壓:3 V 端接類型:SMD/SMT 尺寸:3.2 mm W x 5 mm L x 1.5 mm H 最小工作溫度:- 20 C 最大工作溫度:+ 75 C
571MDB000105DGR 制造商:Silicon Laboratories Inc 功能描述:CNTRLD OSC 622.08MHZ VCXO LVPECL 8SMD - Tape and Reel
571MEA000107DG 制造商:Silicon Laboratories Inc 功能描述:OSCILLATOR - Trays
571MEA000122DG 制造商:Silicon Laboratories Inc 功能描述:CONTROLLED OSCILLATOR 1GHZ VCXO LVPECL 6-PIN SMD - Trays
571MEB000105DG 功能描述:VCXO振蕩器 Prgramble VCXO 8pin 7mmx5mm RoHS:否 制造商:Fox 封裝 / 箱體:5 mm x 3.2 mm 頻率:19.2 Mhz 頻率穩(wěn)定性:2.5 PPM 輸出格式: 封裝:Reel 電源電壓:3 V 端接類型:SMD/SMT 尺寸:3.2 mm W x 5 mm L x 1.5 mm H 最小工作溫度:- 20 C 最大工作溫度:+ 75 C