XR16V654/654D
41
REV. 1.0.1
2.25V TO 3.6V QUAD UART WITH 64-BYTE FIFO
TABLE 17: UART RESET CONDITIONS FOR CHANNELS A-D
REGISTERS
RESET STATE
DLM, DLL
DLM = 0x00 and DLL = 0x01. Only resets to these val-
ues during a power up. They do not reset when the
Reset Pin is asserted.
DLD
Bits 7-0 = 0x00
RHR
Bits 7-0 = 0xXX
THR
Bits 7-0 = 0xXX
IER
Bits 7-0 = 0x00
FCR
Bits 7-0 = 0x00
ISR
Bits 7-0 = 0x01
LCR
Bits 7-0 = 0x00
MCR
Bits 7-0 = 0x00
LSR
Bits 7-0 = 0x60
MSR
Bits 3-0 = Logic 0
Bits 7-4 = Logic levels of the inputs inverted
SPR
Bits 7-0 = 0xFF
EFR
Bits 7-0 = 0x00
XON1
Bits 7-0 = 0x00
XON2
Bits 7-0 = 0x00
XOFF1
Bits 7-0 = 0x00
XOFF2
Bits 7-0 = 0x00
FSTAT
Bits 7-0 = 0xFF
I/O SIGNALS
RESET STATE
TX
HIGH
IRTX
LOW
RTS#
HIGH
DTR#
HIGH
RXRDY#
HIGH
TXRDY#
LOW
INT
(16 Mode)
XR16V654 = Three-State Condition (INTSEL = LOW)
XR16V654 = LOW (INTSEL = HIGH)
XR16V654D = LOW
IRQ#
(68 Mode)
Three-State Condition (INTSEL = LOW)