• <big id="bmfbx"><strike id="bmfbx"><table id="bmfbx"></table></strike></big><thead id="bmfbx"><legend id="bmfbx"><button id="bmfbx"></button></legend></thead><kbd id="bmfbx"><output id="bmfbx"><dd id="bmfbx"></dd></output></kbd>
  • 參數(shù)資料
    型號: XCS40XL-5CS240C
    廠商: Xilinx, Inc.
    英文描述: Spartan and Spartan-XL Families Field Programmable Gate Arrays
    中文描述: 斯巴達(dá)和Spartan - xL的家庭現(xiàn)場可編程門陣列
    文件頁數(shù): 6/82頁
    文件大?。?/td> 863K
    代理商: XCS40XL-5CS240C
    Spartan and Spartan-XL Families Field Programmable Gate Arrays
    14
    DS060 (v1.6) September 19, 2001
    1-800-255-7778
    Product Specification
    R
    The 16 x 1 single-port configuration contains a RAM
    array with 16 locations, each one-bit wide. One 4-bit
    address decoder determines the RAM location for write
    and read operations. There is one input for writing data
    and one output for reading data, all at the selected
    address.
    The (16 x 1) x 2 single-port configuration combines two
    16 x 1 single-port configurations (each according to the
    preceding description). There is one data input, one
    data output and one address decoder for each array.
    These arrays can be addressed independently.
    The 32 x 1 single-port configuration contains a RAM
    array with 32 locations, each one-bit wide. There is one
    data input, one data output, and one 5-bit address
    decoder.
    The dual-port mode 16 x 1 configuration contains a
    RAM array with 16 locations, each one-bit wide. There
    are two 4-bit address decoders, one for each port. One
    port consists of an input for writing and an output for
    reading, all at a selected address. The other port
    consists of one output for reading from an
    independently selected address.
    The appropriate choice of RAM configuration mode for a
    given design should be based on timing and resource
    requirements, desired functionality, and the simplicity of the
    design process. Selection criteria include the following:
    Whereas the 32 x 1 single-port, the (16 x 1) x 2 single-port,
    and the 16 x 1 dual-port configurations each use one entire
    CLB, the 16 x 1 single-port configuration uses only one half
    of a CLB. Due to its simultaneous read/write capability, the
    dual-port RAM can transfer twice as much data as the sin-
    gle-port RAM, which permits only one data operation at any
    given time.
    CLB memory configuration options are selected by using
    the appropriate library symbol in the design entry.
    Single-Port Mode
    There are three CLB memory configurations for the sin-
    gle-port RAM: 16 x 1, (16 x 1) x 2, and 32 x 1, the functional
    organization of which is shown in Figure 12.
    The single-port RAM signals and the CLB signals (Figure 2,
    page 4) from which they are originally derived are shown in
    Writing data to the single-port RAM is essentially the same
    as writing to a data register. It is an edge-triggered (syn-
    chronous) operation performed by applying an address to
    the A inputs and data to the D input during the active edge
    of WCLK while WE is High.
    The timing relationships are shown in Figure 13. The High
    logic level on WE enables the input data register for writing.
    The active edge of WCLK latches the address, input data,
    and WE signals. Then, an internal write pulse is generated
    that loads the data into the memory cell.
    Table 9: Single-Port RAM Signals
    RAM Signal
    Function
    CLB Signal
    D0 or D1
    Data In
    DIN or H1
    A[3:0]
    Address
    F[4:1] or G[4:1]
    A4 (32 x 1 only)
    Address
    H1
    WE
    Write Enable
    SR
    WCLK
    Clock
    K
    SPO
    Single Port Out
    (Data Out)
    FOUT or GOUT
    Notes:
    1.
    The (16 x 1) x 2 configuration combines two 16 x 1 single-port
    RAMs, each with its own independent address bus and data
    input. The same WE and WCLK signals are connected to both
    RAMs.
    2.
    n = 4 for the 16 x 1 and (16 x 1) x 2 configurations. n = 5 for the
    32 x 1 configuration.
    Figure 12: Logic Diagram for the Single-Port RAM
    WE
    WCLK
    A[n-1:0]
    D0 or D1
    n
    SPO
    INPUT
    REGISTER
    WRITE
    R
    O
    W
    SELECT
    WRITE
    CONTROL
    READ
    OUT
    16 x 1
    32 x 1
    RAM ARRAY
    READ
    R
    O
    W
    SELECT
    DS060_12_043010
    相關(guān)PDF資料
    PDF描述
    XCS40XL-5CS240I Spartan and Spartan-XL Families Field Programmable Gate Arrays
    XCS40XL-5CS256C Spartan and Spartan-XL Families Field Programmable Gate Arrays
    XCS40XL-5CS256I Spartan and Spartan-XL Families Field Programmable Gate Arrays
    XCS40XL-5CS280I Spartan and Spartan-XL Families Field Programmable Gate Arrays
    XCS40XL-5CS84C Spartan and Spartan-XL Families Field Programmable Gate Arrays
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    XCS40XL-5CS240I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
    XCS40XL-5CS256C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
    XCS40XL-5CS256I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
    XCS40XL-5CS280C 功能描述:IC FPGA 3.3V C-TEMP 280-CSBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan®-XL 標(biāo)準(zhǔn)包裝:1 系列:Kintex-7 LAB/CLB數(shù):25475 邏輯元件/單元數(shù):326080 RAM 位總計:16404480 輸入/輸出數(shù):350 門數(shù):- 電源電壓:0.97 V ~ 1.03 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:900-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:900-FCBGA(31x31) 其它名稱:122-1789
    XCS40XL-5CS280I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan and Spartan-XL FPGA