參數(shù)資料
型號: XCR3256XL-7TQ144C
廠商: XILINX INC
元件分類: PLD
英文描述: Connector
中文描述: EE PLD, 7.5 ns, PQFP144
封裝: TQFP-144
文件頁數(shù): 1/10頁
文件大?。?/td> 257K
代理商: XCR3256XL-7TQ144C
DS013 (v1.2) May 3, 2000
Preliminary Product Specification
1-800-255-7778
1
2000 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm
. All other trademarks and registered trademarks are the property of their respective owners.
All specifications are subject to change without notice.
Features
7.5 ns pin-to-pin logic delays
System frequencies up to 140 MHz
256 macrocells with 6,000 usable gates
Available in small footprint packages
-
144-pin TQFP (116 user I/O pins)
-
208-pin PQFP (160 user I/O)
-
280-ball CS BGA (160 user I/O)
Optimized for 3.3V systems
-
Ultra low power operation
-
5V tolerant I/O pins with 3.3V core supply
-
Advanced 0.35 micron five metal layer re-
programmable process
-
FZP CMOS design technology
Advanced system features
-
In-system programming
-
Input registers
-
Predictable timing model
-
Up to 23 clocks available per logic block
-
Excellent pin retention during design changes
-
Full IEEE Standard 1149.1 boundary-scan (JTAG)
-
Four global clocks
-
Eight product term control terms per logic block
Fast ISP programming times
Port Enable pin for additional I/O
2.7V to 3.6V industrial grade voltage range
Programmable slew rate control per output
Security bit prevents unauthorized access
Refer to XPLA3 family data sheet (DS012) for
architecture description
Description
The XCR3256XL is a 3.3V, 256 macrocell CPLD targeted at
power sensitive designs that require leading edge program-
mable logic solutions. A total of 16 logic blocks provide
6,000 usable gates. Pin-to-pin propagation delays are
7.5 ns with a maximum system frequency of 140 MHz.
TotalCMOS Design Technique for
Fast Zero Power
Xilinx offers a TotalCMOS CPLD, both in process technol-
ogy and design technique. Xilinx employs a cascade of
CMOS gates to implement its sum of products instead of
the traditional sense amp approach. This CMOS gate
implementation allows Xilinx to offer CPLDs that are both
high performance and low power, breaking the paradigm
that to have low power, you must have low performance.
Refer to
Figure 1
and
Table 1
showing the I
CC
vs. Fre-
quency of our XCR3256XL TotalCMOS CPLD (data taken
with 16 up/down, loadable 16-bit counters at 3.3V, 25
°
C).
0
XCR3256XL 256 Macrocell CPLD
DS013 (v1.2) May 3, 2000
0
14
Preliminary Product Specification
R
相關PDF資料
PDF描述
XCR3256XL-7TQ144I HEAT SHRINK 3/8 ID BLK 3M BRAND
XCR3256XL Connector
XCR3256XL-10CS280C 256 Macrocell CPLD
XCR3256XL-10CS280I 256 Macrocell CPLD
XCR3256XL-10FT256C 256 Macrocell CPLD
相關代理商/技術參數(shù)
參數(shù)描述
XCR3256XL-7TQ144I 制造商:XILINX 制造商全稱:XILINX 功能描述:256 Macrocell CPLD
XCR3256XL-7TQG144C 制造商:Xilinx 功能描述:XLXXCR3256XL-7TQG144C IC SYSTEM GATE 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 6K GATES 256 MCRCLLS 166.67MHZ 0.35UM - Trays
XCR3256XLSERIES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:256 Macrocell CPLD
XCR3320-10TQ144C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:
XCR3320-7TQ144C 制造商:未知廠家 制造商全稱:未知廠家 功能描述: