參數(shù)資料
型號: XCR3256XL-12TQ144C
廠商: Xilinx Inc
文件頁數(shù): 12/12頁
文件大?。?/td> 0K
描述: IC CR CPLD 6K 256MCELL 144-TQFP
標(biāo)準(zhǔn)包裝: 60
系列: CoolRunner XPLA3
可編程類型: 系統(tǒng)內(nèi)可編程(最少 1K 次編程/擦除循環(huán))
最大延遲時(shí)間 tpd(1): 10.8ns
電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
邏輯元件/邏輯塊數(shù)目: 16
宏單元數(shù): 256
門數(shù): 6000
輸入/輸出數(shù): 120
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 144-LQFP
供應(yīng)商設(shè)備封裝: 144-TQFP(20x20)
包裝: 托盤
產(chǎn)品目錄頁面: 600 (CN2011-ZH PDF)
其它名稱: 122-1283
CoolRunner XPLA3 CPLD
DS012 (v2.5) May 26, 2009
Product Specification
R
JTAG and ISP Interfacing
A number of industry-established methods exist for
JTAG/ISP interfacing with CPLDs and other integrated cir-
cuits. The CoolRunner XPLA3 family supports the following
methods:
Xilinx HW 130
PC Parallel Port
Workstation or PC Serial Port
Embedded Processor
Automated Test Equipment
Third Party Programmers
Xilinx ISP Programming Tools
Table 6: Low-level ISP Commands
Instruction
(Register Used)
Instruction
Code
Description
Enable
(ISP Shift Register)
01001
Enables the Erase, Program, and Verify commands. Using the Enable instruction
before the Erase, Program, and Verify instructions allows the user to specify the
outputs of the device using the JTAG Boundary-Scan Sample/Preload command.
Erase
(ISP Shift Register)
01010
Erases the entire EEPROM array. User can define the outputs during this
operation by using the JTAG Sample/Preload command.
Program
(ISP Shift Register)
01011
Programs the data in the ISP Shift Register into the addressed EEPROM row. The
outputs can be defined by using the JTAG Sample/Preload command.
Disable
(ISP Shift Register)
10000
Allows the user to leave ISP mode. It selects the ISP register to be directly
connected between TDO and TDI.
Verify
(ISP Shift Register)
01100
Transfers the data from the addressed row to the ISP Shift Register. The data can
then be shifted out and compared with the JEDEC file. The user can define the
outputs during this operation.
相關(guān)PDF資料
PDF描述
RSO-1205S/H2 CONV DC/DC 1W 9-18VIN 05VOUT
LTC1646CGN#TR IC CNTRLR HOTSWAP PCIDUAL 16SSOP
VI-B1H-CY-F2 CONVERTER MOD DC/DC 52V 50W
VE-24W-CY-B1 CONVERTER MOD DC/DC 5.5V 50W
RSO-1205D CONV DC/DC 1W 9-18VIN +/-05VOUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCR3256XL-12TQ144I 制造商:Xilinx 功能描述:XLXXCR3256XL-12TQ144I IC SYSTEM GATE 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 6K GATES 256 MCRCLLS 100MHZ 0.35UM 3.3 - Trays
XCR3256XL-12TQ144Q 制造商:Xilinx 功能描述:XILINX XCR3256XL-12TQ144Q CPLD - Trays 制造商:Xilinx 功能描述:Xilinx XCR3256XL-12TQ144Q CPLD
XCR3256XL-12TQG144C 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 6K GATES 256 MCRCLLS 100MHZ 0.35UM 3.3 - Trays 制造商:Xilinx 功能描述:XLXXCR3256XL-12TQG144C IC SYSTEM GATE
XCR3256XL-12TQG144I 制造商:Xilinx 功能描述:XLXXCR3256XL-12TQG144I IC SYSTEM GATE 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 6K GATES 256 MCRCLLS 100MHZ 0.35UM 3.3 - Trays
XCR3256XL-7CS280C 功能描述:IC CPLD 256MCELL 3.3V HP 280CSP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - CPLD(復(fù)雜可編程邏輯器件) 系列:CoolRunner XPLA3 標(biāo)準(zhǔn)包裝:24 系列:CoolRunner II 可編程類型:系統(tǒng)內(nèi)可編程 最大延遲時(shí)間 tpd(1):7.1ns 電壓電源 - 內(nèi)部:1.7 V ~ 1.9 V 邏輯元件/邏輯塊數(shù)目:24 宏單元數(shù):384 門數(shù):9000 輸入/輸出數(shù):173 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28) 包裝:托盤