<nobr id="us4gn"></nobr>
<mark id="us4gn"></mark>

    <center id="us4gn"></center>

  1. <big id="us4gn"><label id="us4gn"></label></big>
    收藏本站
    • 您好,
      買賣IC網(wǎng)歡迎您。
    • 請登錄
    • 免費注冊
    • 我的買賣
    • 新采購0
    • VIP會員服務(wù)
    • [北京]010-87982920
    • [深圳]0755-82701186
    • 網(wǎng)站導(dǎo)航
    發(fā)布緊急采購
    • IC現(xiàn)貨
    • IC急購
    • 電子元器件
    VIP會員服務(wù)
    • 您現(xiàn)在的位置:買賣IC網(wǎng) > PDF目錄375009 > XCR3128-12TQ100C (Xilinx, Inc.) XCR3128: 128 Macrocell CPLD PDF資料下載
    參數(shù)資料
    型號: XCR3128-12TQ100C
    廠商: Xilinx, Inc.
    英文描述: XCR3128: 128 Macrocell CPLD
    中文描述: XCR3128:128個宏單元CPLD
    文件頁數(shù): 7/18頁
    文件大?。?/td> 126K
    代理商: XCR3128-12TQ100C
    第1頁第2頁第3頁第4頁第5頁第6頁當前第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁
    R
    XCR3128: 128 Macrocell CPLD
    7
    www.xilinx.com
    1-800-255-7778
    DS034 (v1.2) August 10, 2000
    XCR3128, the TAP Port includes four of the five pins (refer
    to
    Table 2
    ) described in the JTAG specification: TCK, TMS,
    TDI, and TDO. The fifth signal defined by the JTAG specifi-
    cation is TRST* (Test Reset). TRST* is considered an
    optional signal, since it is not actually required to perform
    BST or ISP. The Xilinx XCR3128 saves an I/O pin for gen-
    eral purpose use by not implementing the optional TRST*
    signal in the JTAG interface. Instead, the Xilinx XCR3128
    supports the test reset functionality through the use of its
    power up reset circuit, which is included in all Xilinx CPLDs.
    The pins associated with the power up reset circuit should
    connect to an external pull-up resistor to keep the JTAG
    signals from floating when they are not being used.
    In the Xilinx XCR3128, the four mandatory JTAG pins each
    require a unique, dedicated pin on the device. However, if
    JTAG and ISP are not desired in the end-application, these
    pins may instead be used as additional general I/O pins.
    The decision as to whether these pins are used for
    JTAG/ISP or as general I/O is made when the JEDEC file is
    generated. If the use of JTAG/ISP is selected, the dedi-
    cated pins are not available for general purpose use. How-
    ever, unlike competing CPLD
    ’
    s, the Xilinx XCR3128 does
    allow the macrocell logic associated with these dedicated
    pins to be used as buried logic even when JTAG/ISP is
    selected.
    Table 3
    defines the dedicated pins used by the
    four mandatory JTAG signals for each of the XCR3128
    package types.
    The JTAG specifications defines two sets of commands to
    support boundary-scan testing: high-level commands and
    low-level commands. High-level commands are executed
    via board test software on an a user test station such as
    automated test equipment, a PC, or an engineering work-
    station (EWS). Each high-level command comprises a
    sequence of low level commands. These low-level com-
    mands are executed within the component under test, and
    therefore must be implemented as part of the TAP Control-
    ler design. The set of low-level boundary-scan commands
    implemented in the Xilinx XCR3128 is defined in
    Table 4
    .
    By supporting this set of low-level commands, the
    XCR3128 allows execution of all high-level boundary-scan
    commands.
    Table 2: JTAG Pin Description
    PIN
    TCK
    NAME
    DESCRIPTION
    Test Clock Output
    Clock pin to shift the serial data and instructions in and out of the
    TDI and TDO pins, respectively. TCK is also used to clock the TAP
    Controller state machine.
    Serial input pin selects the JTAG instruction mode. TMS should be
    driven high during user mode operation.
    Serial input pin for instructions and test data. Data is shifted in on
    the rising edge of TCK.
    Serial output pin for instructions and test data. Data is shifted out on
    the falling edge of TCK. The signal is tri-stated if data is not being
    shifted out of the device.
    TMS
    Test Mode Select
    TDI
    Test Data Input
    TDO
    Test Data Output
    Table 3: XCR3128 JTAG Pinout by Package Type
    Device
    XCR3128
    84-pin PLCC
    100-pin PQFP
    100-pin VQFP
    128-pin TQFP
    160-pin PQFP
    (Pin Number / Macrocell #)
    TMS
    23 / 48 (C15)
    17 / 48 (C15)
    15 / 48 (C15)
    21 / 48 (C15)
    22 / 48 (C15)
    TCK
    TDI
    TDO
    62 / 96 (F15)
    64 / 96 (F15)
    62 / 96 (F15)
    82 / 96 (F15)
    99 / 96 (F15)
    14 / 32 (B15)
    6 / 32 (B15)
    4 / 32 (B15)
    8 / 32 (B15)
    9 / 32 (B15)
    71 / 112 (G15)
    75 / 112 (G15)
    73 / 112 (G15)
    95 / 112 (G15)
    112/ 112 (G15)
    相關(guān)PDF資料
    PDF描述
    XCR3128-12TQ100I XCR3128: 128 Macrocell CPLD
    XCR3128-15TQ128C XCR3128: 128 Macrocell CPLD
    XCR3128-15TQ128I XCR3128: 128 Macrocell CPLD
    XCR3128-15TQ160C XCR3128: 128 Macrocell CPLD
    XCR3128-15TQ160I XCR3128: 128 Macrocell CPLD
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    XCR3128-12TQ100I 制造商:XILINX 制造商全稱:XILINX 功能描述:XCR3128: 128 Macrocell CPLD
    XCR3128-12TQ128C 制造商:XILINX 制造商全稱:XILINX 功能描述:XCR3128: 128 Macrocell CPLD
    XCR3128-12TQ128I 制造商:XILINX 制造商全稱:XILINX 功能描述:XCR3128: 128 Macrocell CPLD
    XCR3128-12TQ160C 制造商:XILINX 制造商全稱:XILINX 功能描述:XCR3128: 128 Macrocell CPLD
    XCR3128-12TQ160I 制造商:XILINX 制造商全稱:XILINX 功能描述:XCR3128: 128 Macrocell CPLD
    發(fā)布緊急采購,3分鐘左右您將得到回復(fù)。

    采購需求

    (若只采購一條型號,填寫一行即可)

    發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

    發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

    *型號 *數(shù)量 廠商 批號 封裝
    添加更多采購

    我的聯(lián)系方式

    *
    *
    *
    • VIP會員服務(wù) |
    • 廣告服務(wù) |
    • 付款方式 |
    • 聯(lián)系我們 |
    • 招聘銷售 |
    • 免責條款 |
    • 網(wǎng)站地圖

    感谢您访问我们的网站,您可能还对以下资源感兴趣:

    两性色午夜免费视频
  2. <big id="zwjmw"></big>
  3. <kbd id="zwjmw"><acronym id="zwjmw"></acronym></kbd>
  4. <var id="zwjmw"></var>