參數(shù)資料
型號: XC5VLX110-3FF676C
廠商: Xilinx Inc
文件頁數(shù): 39/91頁
文件大小: 0K
描述: IC FPGA VIRTEX-5 110K 676FBGA
標準包裝: 1
系列: Virtex®-5 LX
LAB/CLB數(shù): 8640
邏輯元件/單元數(shù): 110592
RAM 位總計: 4718592
輸入/輸出數(shù): 440
電源電壓: 0.95 V ~ 1.05 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 676-BBGA,F(xiàn)CBGA
供應(yīng)商設(shè)備封裝: 676-FCBGA(27x27)
配用: 568-5088-ND - BOARD DEMO DAC1408D750
HW-V5-ML523-UNI-G-ND - EVALUATION PLATFORM VIRTEX-5
HW-AFX-FF676-500-G-ND - BOARD DEV VIRTEX 5 FF676
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
44
Input/Output Delay Switching Characteristics
CLB Switching Characteristics
Table 64: Input/Output Delay Switching Characteristics
Symbol
Description
Speed Grade
Units
-3
-2
-1
IDELAYCTRL
TIDELAYCTRLCO_RDY
Reset to Ready for IDELAYCTRL
3.00
s
FIDELAYCTRL_REF
REFCLK frequency
200.00
MHz
IDELAYCTRL_REF_PRECISION
REFCLK precision
±10
MHz
TIDELAYCTRL_RPW
Minimum Reset pulse width
50.00
ns
IODELAY
TIDELAYRESOLUTION
IODELAY Chain Delay Resolution
1/(64 x FREF x1e6)(1)
ps
TIDELAYPAT_JIT
Pattern dependent period jitter in delay chain
for clock pattern
000
Note 2
Pattern dependent period jitter in delay chain
for random data pattern (PRBS 23)
±5
Note 2
TIODELAY_CLK_MAX
Maximum frequency of CLK input to IODELAY
300
250
MHz
TIODCCK_CE / TIODCKC_CE
CE pin Setup/Hold with respect to CK
0.29
–0.06
0.34
–0.06
0.42
–0.06
ns
TIODCK_INC/ TIODCKC_INC
INC pin Setup/Hold with respect to CK
0.18
0.02
0.20
0.04
0.24
0.06
ns
TIODCK_RST/ TIODCKC_RST
RST pin Setup/Hold with respect to CK
0.25
–0.12
0.28
–0.12
0.33
–0.12
ns
TIODDO_T
TSCONTROL delay to MUXE/MUXF switching
and through IODELAY
Note 3
TIODDO_IDATAIN
Propagation delay through IODELAY
Note 3
TIODDO_ODATAIN
Propagation delay through IODELAY
Note 3
Notes:
1.
Average Tap Delay at 200 MHz = 78 ps.
2.
Units in ps, peak-to-peak per tap, in High Performance mode.
3.
Delay depends on IODELAY tap setting. See TRACE report for actual values.
Table 65: CLB Switching Characteristics
Symbol
Description
Speed Grade
Units
-3
-2
-1
Combinatorial Delays
TILO
An – Dn LUT address to A
0.08
0.09
0.10
ns, Max
An – Dn LUT address to AMUX/CMUX
0.20
0.22
0.25
ns, Max
An – Dn LUT address to BMUX_A
0.31
0.35
0.40
ns, Max
TITO
An – Dn inputs to A – D Q outputs
0.67
0.77
0.90
ns, Max
TAXA
AX inputs to AMUX output
0.39
0.44
0.53
ns, Max
TAXB
AX inputs to BMUX output
0.46
0.52
0.61
ns, Max
TAXC
AX inputs to CMUX output
0.31
0.36
0.42
ns, Max
TAXD
AX inputs to DMUX output
0.55
0.62
0.73
ns, Max
TBXB
BX inputs to BMUX output
0.36
0.41
0.48
ns, Max
TBXD
BX inputs to DMUX output
0.45
0.51
0.59
ns, Max
相關(guān)PDF資料
PDF描述
XC5VLX110-2FFG676I IC FPGA VIRTEX-5 110K 676FBGA
IDT71V124SA12TYG8 IC SRAM 1MBIT 12NS 32SOJ
XC5VLX110-2FF676I IC FPGA VIRTEX-5 110K 676FBGA
XCV1000E-7FG1156C IC FPGA 1.8V C-TEMP 1156-FBGA
XCV1000E-6FG1156I IC FPGA 1.8V I-TEMP 1156-FBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC5VLX110-3FFG1153C 功能描述:IC FPGA VIRTEX-5 110K 1153FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-5 LX 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
XC5VLX110-3FFG1760C 功能描述:IC FPGA VIRTEX-5 110K 1760FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-5 LX 標準包裝:24 系列:ECP2 LAB/CLB數(shù):1500 邏輯元件/單元數(shù):12000 RAM 位總計:226304 輸入/輸出數(shù):131 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28)
XC5VLX110-3FFG676C 功能描述:IC FPGA VIRTEX-5 110K 676FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-5 LX 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
XC5VLX110T 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-5 Family Overview
XC5VLX110T-1FF1136C 功能描述:IC FPGA VIRTEX-5 110K 1136FBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-5 LXT 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)