參數(shù)資料
型號: XC4010E-3PG191C
廠商: Xilinx Inc
文件頁數(shù): 49/68頁
文件大?。?/td> 0K
描述: IC FPGA C-TEMP 5V 3SPD 191-CPGA
產(chǎn)品變化通告: XC4000(E,L) Discontinuation 01/April/2002
標(biāo)準(zhǔn)包裝: 12
系列: XC4000E/X
LAB/CLB數(shù): 400
邏輯元件/單元數(shù): 950
RAM 位總計(jì): 12800
輸入/輸出數(shù): 160
門數(shù): 10000
電源電壓: 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 191-BCBGA
供應(yīng)商設(shè)備封裝: 191-CPGA(47.25x47.25)
R
May 14, 1999 (Version 1.6)
6-57
XC4000E and XC4000X Series Field Programmable Gate Arrays
6
XC4000E/EX/XL Program Readback Switching Characteristic Guidelines
Testing of the switching parameters is modeled after testing methods specied by MIL-M-38510/605. All devices are 100%
functionally tested. Internal timing parameters are not measured directly. They are derived from benchmark timing patterns
that are taken at device introduction, prior to any process improvements.
The following guidelines reect worst-case values over the recommended operating conditions.
Note 1:
Timing parameters apply to all speed grades.
Note 2:
If rdbk.TRIG is High prior to Finished, Finished will trigger the rst Readback.
Note 1:
Timing parameters apply to all speed grades.
Note 2:
If rdbk.TRIG is High prior to Finished, Finished will trigger the rst Readback.
RTRC
T
RCRT
T
RCRT
T
2
RCL
T
4
RCRR
T
6
RCH
T
5
RCRD
T
7
DUMMY
rdbk.DATA
rdbk.RIP
rdclk.I
rdbk.TRIG
Finished
Internal Net
VALID
X1790
VALID
1
RTRC
T
1
E/EX
Description
Symbol
Min
Max
Units
rdbk.TRIG
rdbk.TRIG setup to initiate and abort Readback
rdbk.TRIG hold to initiate and abort Readback
1
2
TRTRC
TRCRT
200
50
-
ns
rdclk.1
rdbk.DATA delay
rdbk.RIP delay
High time
Low time
7
6
5
4
TRCRD
TRCRR
TRCH
TRCL
-
250
500
ns
XL
Description
Symbol
Min
Max
Units
rdbk.TRIG
rdbk.TRIG setup to initiate and abort Readback
rdbk.TRIG hold to initiate and abort Readback
1
2
TRTRC
TRCRT
200
50
-
ns
rdclk.1
rdbk.DATA delay
rdbk.RIP delay
High time
Low time
7
6
5
4
TRCRD
TRCRR
TRCH
TRCL
-
250
500
ns
Product Obsolete or Under Obsolescence
相關(guān)PDF資料
PDF描述
XC4010E-3PC84I IC FPGA I-TEMP 5V 3SPD 84-PLCC
IDT71V35761SA200BQG8 IC SRAM 4MBIT 200MHZ 165FBGA
1-487378-4 CONN RECEPT 15POS .100 SLIMLINE
IDT71V35761SA183BQG8 IC SRAM 4MBIT 183MHZ 165FBGA
IDT71V35761SA166BQG8 IC SRAM 4MBIT 166MHZ 165FBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC4010E-3PG191I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
XC4010E-3PQ160C 功能描述:IC FPGA 400 CLB'S 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計(jì):3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
XC4010E-3PQ160C0262 制造商:Xilinx 功能描述:
XC4010E-3PQ160I 功能描述:IC FPGA I-TEMP 5V 3SPD 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 標(biāo)準(zhǔn)包裝:1 系列:Kintex-7 LAB/CLB數(shù):25475 邏輯元件/單元數(shù):326080 RAM 位總計(jì):16404480 輸入/輸出數(shù):350 門數(shù):- 電源電壓:0.97 V ~ 1.03 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:900-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:900-FCBGA(31x31) 其它名稱:122-1789
XC4010E-3PQ208C 功能描述:IC FPGA 400 CLB'S 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計(jì):3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)