參數(shù)資料
型號(hào): XC3030L-8VQ64I
廠商: Xilinx Inc
文件頁(yè)數(shù): 6/76頁(yè)
文件大?。?/td> 0K
描述: IC FPGA I-TEMP 3.3V 64-VQFP
產(chǎn)品變化通告: XC3000(L) Discontinuation 01/Feb/2003
標(biāo)準(zhǔn)包裝: 160
系列: XC3000A/L
LAB/CLB數(shù): 100
RAM 位總計(jì): 22176
輸入/輸出數(shù): 54
門數(shù): 2000
電源電壓: 3 V ~ 3.6 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 64-TQFP
供應(yīng)商設(shè)備封裝: 64-VQFP(10x10)
R
XC3000 Series Field Programmable Gate Arrays
7-16
November 9, 1998 (Version 3.1)
Figure 15: Programmable Interconnection of Longlines. This is provided at the edges of the routing area.
Three-state buffers allow the use of horizontal Longlines to form on-chip wired AND and multiplexed buses. The left two
non-clock vertical Longlines per column (except XC3020A) and the outer perimeter Longlines may be programmed as
connectable half-length lines.
VCC
DA
DB
DC
DN
VCC
Z = DA DB DC ... DN
X3036
(LOW)
Figure 16: 3-State Buffers Implement a Wired-AND Function. When all the buffer 3-state lines are High, (high
impedance), the pull-up resistor(s) provide the High output. The buffer inputs are driven by the control signals or a Low.
D A
A
D B
B
D C
C
D N
N
D A A
+
=D B B
+ D C C
+
D N N
Z… +
X1741A
WEAK
KEEPER CIRCUIT
Figure 17: 3-State Buffers Implement a Multiplexer. The selection is accomplished by the buffer 3-state signal.
Product Obsolete or Under Obsolescence
相關(guān)PDF資料
PDF描述
ASM43DTMI CONN EDGECARD 86POS R/A .156 SLD
ASM43DTBI CONN EDGECARD 86POS R/A .156 SLD
XC3030L-8VQ64C IC FPGA C-TEMP 3.3V 64-VQFP
XC2S30-5PQ208I IC FPGA 2.5V I-TEMP 208-PQFP
XC2S30-5PQ208C IC FPGA 2.5V 216 CLB'S 208-PQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC3042 制造商:Xilinx 功能描述:
XC3042-100CB100B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
XC3042-100CB100C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
XC3042-100CB100M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
XC3042-100CQ100C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)