<code id="cjktr"><tbody id="cjktr"></tbody></code><menuitem id="cjktr"><big id="cjktr"></big></menuitem>
    <table id="cjktr"></table>
    <samp id="cjktr"><dl id="cjktr"></dl></samp>
    <rt id="cjktr"><label id="cjktr"></label></rt>
    參數(shù)資料
    型號(hào): X25643
    英文描述: Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    中文描述: 可編程看門狗定時(shí)器
    文件頁(yè)數(shù): 4/16頁(yè)
    文件大?。?/td> 76K
    代理商: X25643
    X25643/45
    X25323/25
    X25163/65
    4
    The Watchdog Timer bits, WD0 and WD1, select the
    Watchdog Time-out Period. These nonvolatile bits are
    programmed with the WRSR instruction.
    7036 FRM T05
    The read only FLAG bit shows the status of a volatile latch
    that can be set and reset by the system using the SFLB
    and RFLB instructions. The Flag bit is automatically reset
    upon power up.
    The nonvolatile WPEN bit is programmed using the
    WRSR instruction. This bit works in conjunction with the
    WP pin to provide Programmable Hardware Write Protec-
    tion (Table 2). When WP is LOW and the WPEN bit is pro-
    grammed HIGH, all Status Register Write Operations are
    disabled.
    In Circuit Programmable ROM Mode
    This mechanism protects the Block Lock and Watchdog
    bits from inadvertant corruption. It may be used to per-
    form an In Circuit Programmable ROM function by hard-
    wiring the WP pin to ground, writing and Block Locking
    the desired portion of the array to be ROM, and then pro-
    gramming the WPEN bit HIGH.
    Read Sequence
    When reading from the E
    first pulled low to select the device. The 8-bit READ
    instruction is transmitted to the device, followed by the 16-
    bit address. After the READ opcode and address are
    2
    PROM memory array, CS is
    sent, the data stored in the memory at the selected
    address is shifted out on the SO line. The data stored in
    memory at the next address can be read sequentially by
    continuing to provide clock pulses. The address is auto-
    matically incremented to the next higher address after
    each byte of data is shifted out. When the highest address
    is reached, the address counter rolls over to address
    $0000 allowing the read cycle to be continued indefinitely.
    The read operation is terminated by taking CS high. Refer
    to the Read E
    PROM Array Sequence (Figure 1).
    2
    To read the Status Register, the CS line is first pulled low
    to select the device followed by the 8-bit RDSR instruc-
    tion. After the RDSR opcode is sent, the contents of the
    Status Register are shifted out on the SO line. Refer to
    the Read Status Register Sequence (Figure 2).
    Write Sequence
    Prior to any attempt to write data into the device, the
    “Write Enable” Latch (WEL) must first be set by issuing
    the WREN instruction (Figure 3). CS is first taken LOW,
    then the WREN instruction is clocked into the device.
    After all eight bits of the instruction are transmitted, CS
    must then be taken HIGH. If the user continues the Write
    Operation without taking CS HIGH after issuing the
    WREN instruction, the Write Operation will be ignored.
    To write data to the E
    issues the WRITE instruction followed by the 16 bit
    address and then the data to be written. Any unused
    address bits are specified to be “0’s”. The WRITE opera-
    tion minimally takes 32 clocks. CS must go low and
    remain low for the duration of the operation. If the address
    counter reaches the end of a page and the clock contin-
    ues, the counter will roll back to the first address of the
    page and overwrite any data that may have been previ-
    ously written.
    2
    PROM memory array, the user then
    Status Register Bits
    WD1
    0
    0
    1
    1
    Watchdog Time-out
    (Typical)
    1.4 Seconds
    600 Milliseconds
    200 Milliseconds
    Disabled
    WD0
    0
    1
    0
    1
    Table 2. Block Protect Matrix
    7036 FRM T06
    STATUS
    REGISTER
    STATUS
    REGISTER
    DEVICE
    PIN
    BLOCK
    BLOCK
    STATUS
    REGISTER
    WPEN, BL0, BL1
    WD0, WD1, BITS
    Protected
    Protected
    Writable
    Writable
    WEL
    0
    1
    1
    1
    WPEN
    X
    1
    0
    X
    WP#
    X
    0
    X
    1
    PROTECTED
    BLOCK
    Protected
    Protected
    Protected
    Protected
    UNPROTECTED
    BLOCK
    Protected
    Writable
    Writable
    Writable
    相關(guān)PDF資料
    PDF描述
    X25323 Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    X25323S14 Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    X25323S14-1.8 Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    X25323S14-2.7 Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    X25323S14I Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    X25643S14 制造商:XICOR 制造商全稱:Xicor Inc. 功能描述:Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    X25643S14-1.8 制造商:XICOR 制造商全稱:Xicor Inc. 功能描述:Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    X25643S14-2.7 制造商:XICOR 制造商全稱:Xicor Inc. 功能描述:Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    X25643S14I 制造商:XICOR 制造商全稱:Xicor Inc. 功能描述:Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM
    X25643S14I-1.8 制造商:XICOR 制造商全稱:Xicor Inc. 功能描述:Programmable Watchdog Timer & V CC Supervisory Circuit w/Serial E 2 PROM