參數(shù)資料
型號: X25642S
英文描述: Advanced SPI Serial E 2 PROM with Block Lock TM Protection
中文描述: 先進的SPI串行E與商標保護鎖座2胎膜早破
文件頁數(shù): 2/16頁
文件大小: 76K
代理商: X25642S
X25642
2
PIN DESCRIPTIONS
Serial Output (SO)
SO is a push/pull serial data output pin. During a read
cycle, data is shifted out on this pin. Data is clocked
out by the falling edge of the serial clock.
Serial Input (SI)
SI is the serial data input pin. All opcodes, byte
addresses, and data to be written to the memory are
input on this pin. Data is latched by the rising edge of
the serial clock.
Serial Clock (SCK)
The Serial Clock controls the serial bus timing for data
input and output. Opcodes, addresses, or data present
on the SI pin are latched on the rising edge of the
clock input, while data on the SO pin change after the
falling edge of the clock input.
Chip Select (CS)
When CS is HIGH, the X25642 is deselected and the
SO output pin is at high impedance and unless an
internal write operation is underway, the X25642 will be
in the standby power mode. CS LOW enables the
X25642, placing it in the active power mode. It should
be noted that after power-up, a HIGH to LOW transition
on CS is required prior to the start of any operation.
Write Protect (WP)
When WP is LOW and the nonvolatile bit WPEN is “1”,
nonvolatile writes to the X25642 status register are
disabled, but the part otherwise functions normally.
When WP is held HIGH, all functions, including
nonvolatile writes operate normally. WP going LOW
while CS is still LOW will interrupt a write to the
X25642 status register. If the internal write cycle has
already been initiated, WP going LOW will have no
affect on a write.
The WP pin function is blocked when the WPEN bit in
the status register is “0”. This allows the user to install
the X25642 in a system with WP pin grounded and still
be able to write to the status register. The WP pin func-
tions will be enabled when the WPEN bit is set “1”.
Hold (HOLD)
HOLD is used in conjunction with the CS pin to select
the device. Once the part is selected and a serial
sequence is underway, HOLD may be used to pause
3132 ILL F02.5
CS
SO
WP
VSS
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
SOIC/DIP
NC
CS*
CS*
SO
WP
VSS
NC
1
2
3
4
5
6
7
14
13
12
11
10
9
8
NC
NC
VCC
HOLD
SCK
SI
NC
SOIC
X25642
X25642
NC
CS
NC
SO
NC
NC
WP
VSS
NC
NC
NC
VCC
NC
HOLD
NC
NC
SCK
SI
NC
NC
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
9
9
10
20
19
18
17
16
15
14
13
12
11
11
TSSOP
X25642
.300"
.345"
.197"
SOIC
Only
.244"
.244"
.252"
Not to Scale
* Pin 2 and Pin 3 are internally connected. Only one CS needs to
be connected externally.
PIN NAMES
7037 FRM T01
Symbol
CS
SO
SI
SCK
WP
V
SS
V
CC
HOLD
NC
Description
Chip Select Input
Serial Output
Serial Input
Serial Clock Input
Write Protect Input
Ground
Supply Voltage
Hold Input
No Connect
PIN CONFIGURATION
相關PDF資料
PDF描述
X25642S-2.7 Advanced SPI Serial E 2 PROM with Block Lock TM Protection
X25642PI-2.7 Advanced SPI Serial E 2 PROM with Block Lock TM Protection
X25642S8-2.7 Advanced SPI Serial E 2 PROM with Block Lock TM Protection
X25642VI-2.7 Advanced SPI Serial E 2 PROM with Block Lock TM Protection
X25642VM-2.7 Advanced SPI Serial E 2 PROM with Block Lock TM Protection
相關代理商/技術(shù)參數(shù)
參數(shù)描述
X25642S-2.7 制造商:ICMIC 制造商全稱:IC MICROSYSTEMS 功能描述:Advanced SPI Serial E2PROM with Block Lock Protection
X25642S8 制造商:ICMIC 制造商全稱:IC MICROSYSTEMS 功能描述:Advanced SPI Serial E2PROM with Block Lock Protection
X25642S8-2.7 制造商:XICOR 制造商全稱:Xicor Inc. 功能描述:Advanced SPI Serial E 2 PROM with Block Lock TM Protection
X25642S8-2.7T1 制造商:Intersil Corporation 功能描述:
X25642S8G 制造商:ICMIC 制造商全稱:IC MICROSYSTEMS 功能描述:Advanced SPI Serial E2PROM with Block Lock Protection