參數(shù)資料
型號(hào): X24320PIG-1.8
廠(chǎng)商: IC MICROSYSTEMS SDN BHD
元件分類(lèi): DRAM
英文描述: 400KHz 2-Wire Serial E2PROM with Block Lock
中文描述: 4K X 8 I2C/2-WIRE SERIAL EEPROM, PDIP8
封裝: ROHS COMPLIANT, PLASTIC, DIP-8
文件頁(yè)數(shù): 7/17頁(yè)
文件大?。?/td> 316K
代理商: X24320PIG-1.8
X24320
7
Acknowledge Polling
The maximum write cycle time can be significantly
reduced using Acknowledge Polling. To initiate
Acknowledge Polling, the master issues a start condition
followed by the Slave Address Byte for a write or
read operation. If the device is still busy with the
internal write cycle, then no ACK will be returned. If the
device has completed the internal write operation, an ACK
will be returned and the host can then proceed
with the read or write operation. Refer to figure 7 .
BYTE LOAD COMPLETED
BY ISSUING STOP.
ENTER ACK POLLING
ISSUE
START
ISSUE SLAVE
ADDRESS BYTE
(READ OR WRITE)
ACK
RETURNED
HIGH
VOLTAGE
CYCLE COMPLETE.
CONTINUE
SEQUENCE
CONTINUE NORMAL
READ OR WRITE
COMMAND SEQUENCE
PROCEED
ISSUE STOP
NO
YES
YES
ISSUE STOP
NO
7035 FM 09
READ OPERATIONS
Read operations are initiated in the same manner as write
operations with the exception that the R/W bit of
the Slave Address Byte is set to one. There are three basic
read operations: Current Address Reads,
Random Reads, and Sequential Reads.
Current Address Read
Internally, the device contains an address counter that
maintains the address of the last word read or written
incremented by one. After a read operation from the last
address in the array, the counter will “roll over” to the first
address in the array. After a write operation to
the last address in a given page, the counter will “roll
over” to the first address on the same page.
Upon receipt of the Slave Address Byte with the R/W bit set
to one, the device issues an acknowledge and
then transmits the eight bits of the Data Byte. The
master terminates the read operation when it does not
respond with an acknowledge during the ninth clock and
then issues a stop condition. Refer to figure 8 for the address
acknowledge, and data transfer sequence.
It should be noted that the ninth clock cycle of the read
operation is not a “don’t care " .” To terminate a read
operation, the master must either issue a stop condition
during the ninth cycle or hold SDA HIGH during
the ninth clock cycle and then issue a stop condition.
FROM THE
SLAVE
S
T
A
R
T
SLAVE
ADDRESS
S
T
O
P
A
C
K
DATA
SIGNALS
FROM THE
MASTER
SDA BUS
SIGNALS
1
S
P
01 0
1
7035 FM 10
Figure 7. Acknowledge Polling Sequence
Figure 8. Current Address Read Sequence
相關(guān)PDF資料
PDF描述
X24320S8G 400KHz 2-Wire Serial E2PROM with Block Lock
X24320S8G-1.8 400KHz 2-Wire Serial E2PROM with Block Lock
X24320S8G-2.5 400KHz 2-Wire Serial E2PROM with Block Lock
X24320S8IG 400KHz 2-Wire Serial E2PROM with Block Lock
X24320S8IG-1.8 400KHz 2-Wire Serial E2PROM with Block Lock
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
X24320PIG-2.5 制造商:ICMIC 制造商全稱(chēng):IC MICROSYSTEMS 功能描述:400KHz 2-Wire Serial E2PROM with Block Lock
X24320S8 制造商:XICOR 制造商全稱(chēng):Xicor Inc. 功能描述:400KHz 2-Wire Serial E2PROM with Block Lock
X24320S8-1.8 制造商:ICMIC 制造商全稱(chēng):IC MICROSYSTEMS 功能描述:400KHz 2-Wire Serial E2PROM with Block Lock
X24320S8-2.5 制造商:ICMIC 制造商全稱(chēng):IC MICROSYSTEMS 功能描述:400KHz 2-Wire Serial E2PROM with Block Lock
X24320S8G 制造商:ICMIC 制造商全稱(chēng):IC MICROSYSTEMS 功能描述:400KHz 2-Wire Serial E2PROM with Block Lock