• <form id="f690m"></form>
  • <tfoot id="f690m"><wbr id="f690m"></wbr></tfoot>
    參數(shù)資料
    型號(hào): X1286
    廠商: Intersil Corporation
    英文描述: Intersil Real Time Clock/Calendar/CPU Supervisor with EEPROM X1286
    中文描述: Intersil公司實(shí)時(shí)時(shí)鐘/日歷/ CPU監(jiān)控帶有EEPROM X1286
    文件頁(yè)數(shù): 14/25頁(yè)
    文件大?。?/td> 365K
    代理商: X1286
    14
    FN8101.0
    March 29, 2005
    See Application section and Intersil’s application Note
    AN154 for more information.
    WRITING TO THE CLOCK/CONTROL REGISTERS
    Changing any of the nonvolatile bits of the clock/
    control register requires the following steps:
    – Write a 02h to the Status Register to set the Write
    Enable Latch (WEL). This is a volatile operation, so
    there is no delay after the write. (Operation pre-
    ceeded by a start and ended with a stop).
    – Write a 06h to the Status Register to set both the
    Register Write Enable Latch (RWEL) and the WEL
    bit. This is also a volatile cycle. The zeros in the data
    byte are required. (Operation preceeded by a start
    and ended with a stop).
    – Write one to 8 bytes to the Clock/Control Registers
    with the desired clock, alarm, or control data. This
    sequence starts with a start bit, requires a slave byte
    of “11011110” and an address within the CCR and is
    terminated by a stop bit. A write to the CCR changes
    EEPROM values so these initiate a nonvolatile write
    cycle and will take up to 10ms to complete. Writes to
    undefined areas have no effect. The RWEL bit is
    reset by the completion of a nonvolatile write cycle,
    so the sequence must be repeated to again initiate
    another change to the CCR contents. If the
    sequence is not completed for any reason (by send-
    ing an incorrect number of bits or sending a start
    instead of a stop, for example) the RWEL bit is not
    reset and the device remains in an active mode.
    – Writing all zeros to the status register resets both the
    WEL and RWEL bits.
    – A read operation occurring between any of the previ-
    ous operations will not interrupt the register write
    operation.
    SERIAL COMMUNICATION
    Interface Conventions
    The device supports a bidirectional bus oriented proto-
    col. The protocol defines any device that sends data
    onto the bus as a transmitter, and the receiving device
    as the receiver. The device controlling the transfer is
    called the master and the device being controlled is
    called the slave. The master always initiates data
    transfers, and provides the clock for both transmit and
    receive operations. Therefore, the devices in this fam-
    ily operate as slaves in all applications.
    Clock and Data
    Data states on the SDA line can change only during
    SCL LOW. SDA state changes during SCL HIGH are
    reserved for indicating start and stop conditions. See
    Figure 4.
    Start Condition
    All commands are preceded by the start condition,
    which is a HIGH to LOW transition of SDA when SCL
    is HIGH. The device continuously monitors the SDA
    and SCL lines for the start condition and will not
    respond to any command until this condition has been
    met. See Figure 5.
    Stop Condition
    All communications must be terminated by a stop
    condition, which is a LOW to HIGH transition of SDA
    when SCL is HIGH. The stop condition is also used to
    place the device into the Standby power mode after a
    read sequence. A stop condition can only be issued
    after the transmitting device has released the bus. See
    Figure 5.
    Acknowledge
    Acknowledge is a software convention used to indi-
    cate successful data transfer. The transmitting device,
    either master or slave, will release the bus after trans-
    mitting eight bits. During the ninth clock cycle, the
    receiver will pull the SDA line LOW to acknowledge
    that it received the eight bits of data. Refer to Figure 6.
    The device will respond with an acknowledge after
    recognition of a start condition and if the correct
    Device Identifier and Select bits are contained in the
    Slave Address Byte. If a write operation is selected,
    the device will respond with an acknowledge after the
    receipt of each subsequent eight bit word. The device
    will acknowledge all incoming data and address bytes,
    except for:
    – The Slave Address Byte when the Device Identifier
    and/or Select bits are incorrect
    – All Data Bytes of a write when the WEL in the Write
    Protect Register is LOW
    – The 2nd Data Byte of a Status Register Write Oper-
    ation (only 1 data byte is allowed)
    In the read mode, the device will transmit eight bits of
    data, release the SDA line, then monitor the line for an
    acknowledge. If an acknowledge is detected and no
    stop condition is generated by the master, the device
    will continue to transmit data. The device will terminate
    further data transmissions if an acknowledge is not
    detected. The master must then issue a stop condition
    to return the device to Standby mode and place the
    device into a known state.
    X1286
    相關(guān)PDF資料
    PDF描述
    X1286A8 Intersil Real Time Clock/Calendar/CPU Supervisor with EEPROM X1286
    X1286A8I Intersil Real Time Clock/Calendar/CPU Supervisor with EEPROM X1286
    X1286V14 Intersil Real Time Clock/Calendar/CPU Supervisor with EEPROM X1286
    X1286V14I Intersil Real Time Clock/Calendar/CPU Supervisor with EEPROM X1286
    X1288V14IZ 2-Wire⑩ RTC Real Time Clock/Calendar/CPU Supervisor with EEPROM
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    X1286_06 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Intersil Real Time Clock/Calendar/CPU Supervisor with EEPROM
    X1286A8 功能描述:IC RTC/CAL/CPU SUP EE 8EIAJSOIC RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 實(shí)時(shí)時(shí)鐘 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 類型:時(shí)鐘/日歷 特點(diǎn):警報(bào)器,閏年,SRAM 存儲(chǔ)容量:- 時(shí)間格式:HH:MM:SS(12/24 小時(shí)) 數(shù)據(jù)格式:YY-MM-DD-dd 接口:SPI 電源電壓:2 V ~ 5.5 V 電壓 - 電源,電池:- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-WDFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:8-TDFN EP 包裝:管件
    X1286A8I 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Intersil Real Time Clock/Calendar/CPU Supervisor with EEPROM X1286
    X1286A8IT1 功能描述:IC RTC/CAL/CPU SUP EE 8EIAJSOIC RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 實(shí)時(shí)時(shí)鐘 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 類型:時(shí)鐘/日歷 特點(diǎn):警報(bào)器,閏年,SRAM 存儲(chǔ)容量:- 時(shí)間格式:HH:MM:SS(12/24 小時(shí)) 數(shù)據(jù)格式:YY-MM-DD-dd 接口:SPI 電源電壓:2 V ~ 5.5 V 電壓 - 電源,電池:- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-WDFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:8-TDFN EP 包裝:管件
    X1286A8T1 功能描述:IC RTC/CAL/CPU SUP EE 8EIAJSOIC RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 實(shí)時(shí)時(shí)鐘 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 類型:時(shí)鐘/日歷 特點(diǎn):警報(bào)器,閏年,SRAM 存儲(chǔ)容量:- 時(shí)間格式:HH:MM:SS(12/24 小時(shí)) 數(shù)據(jù)格式:YY-MM-DD-dd 接口:SPI 電源電壓:2 V ~ 5.5 V 電壓 - 電源,電池:- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-WDFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:8-TDFN EP 包裝:管件