參數(shù)資料
型號(hào): WV3HG128M72EER665D7MG
廠商: MICROSEMI CORP-PMG MICROELECTRONICS
元件分類: DRAM
英文描述: 128M X 72 DDR DRAM MODULE, 0.45 ns, DMA244
封裝: ROHS COMPLIANT, MINIDIMM-244
文件頁(yè)數(shù): 9/11頁(yè)
文件大?。?/td> 200K
代理商: WV3HG128M72EER665D7MG
WV3HG128M72EER-D7
October 2006
Rev. 1
ADVANCED
7
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
White Electronic Designs
DDR2 SDRAM COMPONENT AC TIMING PARAMETERS & SPECIFICATION
VCC = +1.8V ± 0.1V
Parameter
Symbol
806
665
534
403
Unit
Min
Max
Min
Max
Min
Max
Min
Max
Clock
Clock cycle time
CL=6
tCK(6)
TBD
CL=5
tCK(5)
TBD
3000
8000
-
ps
CL=4
tCK(4)
TBD
3750
8000
3,750
8,000
5,000
8,000
ps
CL=3
tCK(3)
TBD
5000
8000
5,000
8,000
5,000
8,000
ps
CK high-level width
tCH
TBD
0.45
0.55
0.45
0.55
0.45
0.55
tCK
CK low-level width
tCL
TBD
0.45
0.55
0.45
0.55
0.45
0.55
tCK
Half clock period
tHP
TBD
MIN(tCH,
tCL)
MIN (tCH,
tCL)
MIN (tCH,
tCL)
ps
Clock jitter
tJIT
TBD
-125
125
-125
125
-125
125
ps
Data
DQ output access time from CK/CK#
tAC
TBD
-450
+450
-500
+500
-600
+600
ps
Data-out high impedance window from CK/CK#
tHZ
TBD
tAC(MAX)
ps
Data-out low-impedance window from CK/CK#
tLZ
TBD
tAC(MIN) tAC(MAX) tAC(MIN) tAC(MAX) tAC(MIN) tAC(MAX)
ps
DQ and DM input setup time relative to DQS
tDS
TBD
100
150
DQ and DM input hold time relative to DQS
tDH
TBD
175
225
275
DQ and DM input pulse width (for each input)
tDIPW
TBD
0.35
tCK
Data hold skew factor
tQHS
TBD
340
400
450
ps
DQ-DQS hold, DQS to rst DQ to go nonvalid, per
access
tQH
TBD
tHP - tQHS
ps
Data valid output window (DVW)
tDVW
TBD
tQH
- tDQSQ
tQH
- tDQSQ
tQH
- tDQSQ
ns
Data
Strobe
DQS input high pulse width
tDQSH
TBD
0.35
tCK
DQS input low pulse width
tDQSL
TBD
0.35
tCK
DQS output access time from CK/CK#
tDQSCK
TBD
-400
+400
-450
+450
-500
+500
ps
DQS falling edge to CK rising - setup time
tDSS
TBD
0.2
tCK
DQS falling edge from CK rising - hold time
tDSH
TBD
0.2
tCK
DQS-DQ skew, DOS to last DQ valid, per group, per
access
tDQSQ
TBD
240
300
350
ps
DQS read preamble
tRPRE
TBD
0.9
1.1
0.9
1.1
0.9
1.1
tCK
DQS read postamble
tRPST
TBD
0.4
0.6
0.4
0.6
0.4
0.6
tCK
DQS write preamble setup time
tWPRES
TBD
000
ps
DQS write preamble
tWPRE
TBD
0.35
tCK
DQS write postamble
tWPST
TBD
0.4
0.6
0.4
0.6
0.4
0.6
tCK
Write command to rst DQS latching transition
tDQSS
TBD
WL-0.25 WL+0.25 WL-0.25 WL+0.25 WL-0.25 WL+0.25
tCK
AC specication is based on
SAMSUNG components. Other DRAM manufacturers specication may be different.
相關(guān)PDF資料
PDF描述
WV3HG2128M64EEU665D6MG 256M X 64 DDR DRAM MODULE, 0.45 ns, DMA240
W3H128M72E-533NBM 128M X 72 DDR DRAM, 0.5 ns, PBGA208
WS57C71C-45D 32K X 8 UVPROM, 45 ns, CDIP28
WF512K32-150G4M5 512K X 32 FLASH 5V PROM MODULE, 150 ns, CQFP68
WED3DG6332V7D2 32M X 64 SYNCHRONOUS DRAM MODULE, DMA168
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
WV3HG128M72EER665D7SG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM REGISTERED, w/PLL, Mini-DIMM
WV3HG128M72EER806D7IMG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM REGISTERED, w/PLL, Mini-DIMM
WV3HG128M72EER806D7ISG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM REGISTERED, w/PLL, Mini-DIMM
WV3HG128M72EER806D7MG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM REGISTERED, w/PLL, Mini-DIMM
WV3HG128M72EER806D7SG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM REGISTERED, w/PLL, Mini-DIMM