
W78C32C
- 6 -
Reset
The external RESET signal is sampled at S5P2. To take effect, it must be held high for at least two
machine cycles while the oscillator is running.
An internal trigger circuit in the reset line is used to deglitch the reset line when the W78C32C is used
with an external RC network. The reset logic also has a special glitch removal circuit that ignores
glitches on the reset line.
During reset, the ports are initialized to FFH, the stack pointer to 07H, PCON (with the exception of
bit 4) to 00H, and all of the other SFR registers except SBUF to 00H. SBUF is not reset.
ABSOLUTE MAXIMUM RATINGS
PARAMETER
SYMBOL
V
CC
V
SS
V
IN
T
A
T
ST
MIN.
-0.3
V
SS
-0.3
0
-55
MAX.
+7.0
V
CC
+0.3
70
+150
UNIT
V
V
°
C
°
C
DC Power Supply
Input Voltage
Operating Temperature
Storage Temperature
Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of
the device.
DC CHARACTERISTICS
V
CC
V
SS
= 5V
±
10%, T
A
= 25
°
C, F
OSC
= 20 MHz unless otherwise specified.
PARAMETER
SYM.
TEST CONDITIONS
SPECIFICATION
MIN.
TYP.
UNIT
MAX.
5.5
30
Operating Voltage
Operating Current
V
DD
I
DD
-
4.5
-
5
-
V
mA
No load
V
DD
= 5.5V
Idle mode
V
DD
= 5.5V
Power-down mode
V
DD
= 5.5V
V
DD
= 5.5V
V
IN
= 0V or V
DD
V
DD
= 5.5V
V
IN
= V
DD
V
DD
= 5.5V
0V<V
IN
<V
DD
V
DD
= 4.5V
I
OL1
= +2 mA
Idle Current
I
IDLE
-
-
6
mA
Power Down Current
I
PWDN
-
-
50
μ
A
Input Current
P1, P3
Input Current
RST
(*2)
Input Leakage Current
P0
(*1)
Output Low Voltage
P1, P2
, P3
Output Low Voltage
ALE, PSEN, P0
(*1)
I
IN1
-75
-
+10
μ
A
I
IN2
-
+184
+350
μ
A
I
LK
-10
-
+10
μ
A
V
OL1
-
-
0.45
V
V
OL2
V
DD
= 4.5V
I
OL2
= +4 mA
-
-
0.45
V