參數(shù)資料
型號: W3EG6464S262D3G
廠商: MICROSEMI CORP-PMG MICROELECTRONICS
元件分類: DRAM
英文描述: 64M X 64 DDR DRAM MODULE, 0.75 ns, DMA184
封裝: ROHS COMPLIANT, DIMM-184
文件頁數(shù): 10/12頁
文件大小: 293K
代理商: W3EG6464S262D3G
White Electronic Designs
7
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
May 2005
Rev. 3
W3EG6464S-JD3-D3
PRELIMINARY
DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND
RECOMMENDED AC OPERATING CONDITIONS
0°C ≤ TA ≤ +70°C; VCC = +2.5V ±0.2V, VCCQ = +2.5V ±0.2V
AC Characteristics
262/263/265
202
Parameter
Symbol
Min
Max
Min
Max
Units
Notes
Access window of DQs from CK, CK#
tAC
-0.75
+0.75
-0.75
+0.75
ns
CK high-level width
tCH
0.45
0.55
0.45
0.55
tCK
16
CK low-level width
tCL
0.45
0.55
0.45
0.55
tCK
16
Clock cycle time
CL=2.5
tCK (2.5)
7.5
13
7.5
13
ns
22
CL=2
tCK (2)
7.5
13
10
13
ns
22
DQ and DM input hold time relative to DQS
tDH
0.5
ns
14,17
DQ and DM input setup time relative to DQS
tDS
0.5
ns
14,17
DQ and DM input pulse width (for each input)
tDIPW
1.75
ns
17
Access window of DQS from CK, CK#
tDQSCK
-0.75
+0.75
-0.75
+0.75
ns
DQS input high pulse width
tDQSH
0.35
tCK
DQS input low pulse width
tDQSL
0.35
tCK
DQS-DQ skew, DQS to last DQ valid, per group,
per access
tDQSQ
0.5
ns
13,14
Write command to rst DQS latching transition
tDQSS
0.75
1.25
0.75
1.25
tCK
DQS falling edge to CK rising - setup time
tDSS
0.2
tCK
DQS falling edge from CK rising - hold time
tDSH
0.2
tCK
Half clock period
tHP
tCH, tCL
ns
18
Data-out high-impedance window from CK, CK#
tHZ
+0.75
ns
8,19
Data-out low-impedance window from CK, CK#
tLZ
-0.75
ns
8,20
Address and control input hold time (fast slew rate)
tIHf
0.90
ns
6
Address and control input set-up time (fast slew rate)
tISf
0.90
ns
6
Address and control input hold time (slow slew rate)
tIHs
11
ns
6
Address and control input setup time (slow slew rate)
tISs
11
ns
6
Address and control input pulse width (for each input)
tIPW
2.2
ns
LOAD MODE REGISTER command cycle time
tMRD
15
ns
DQ-DQS hold, DQS to rst DQ to go non-valid, per access
tQH
tHP-tQHS
ns
13,14
Data hold skew factor
tQHS
0.75
ns
ACTIVE to PRECHARGE command
tRAS
40
120,000
45
120,000
ns
15
ACTIVE to READ with Auto precharge command
tRAP
15
20
ns
ACTIVE to ACTIVE/AUTO REFRESH command period
tRC
60
65
ns
AUTO REFRESH command period
tRFC
75
ns
21
相關PDF資料
PDF描述
W3EG6464S262JD3F 64M X 64 DDR DRAM MODULE, 0.75 ns, DMA184
WV3EG128M72EFSR335D3M 128M X 72 DDR DRAM MODULE, 0.7 ns, DMA184
W3HG264M72EEU806D6MG 128M X 72 DDR DRAM MODULE, DMA240
WE512K8-300CQA 512K X 8 EEPROM 5V MODULE, 300 ns, CDIP32
WE512K8-250CQA 512K X 8 EEPROM 5V MODULE, 250 ns, CDIP32
相關代理商/技術參數(shù)
參數(shù)描述
W3EG6464S262JD3 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:512MB - 64Mx64 DDR SDRAM UNBUFFERED
W3EG6464S263D3 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:512MB - 64Mx64 DDR SDRAM UNBUFFERED
W3EG6464S263JD3 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:512MB - 64Mx64 DDR SDRAM UNBUFFERED
W3EG6464S265AD4 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:512MB - 64Mx64 DDR SDRAM UNBUFFERED w/PLL
W3EG6464S265BD4 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:512MB - 64Mx64 DDR SDRAM UNBUFFERED w/PLL