參數(shù)資料
型號(hào): W3E32M72SR-266SBM
廠商: WHITE ELECTRONIC DESIGNS CORP
元件分類: DRAM
英文描述: 32M X 72 DDR DRAM, 0.75 ns, PBGA208
封裝: 16 X 25 MM, PLASTIC, BGA-208
文件頁(yè)數(shù): 1/19頁(yè)
文件大?。?/td> 765K
代理商: W3E32M72SR-266SBM
W3E32M72SR-XSBX
1
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
White Electronic Designs
July 2006
Rev. 3
White Electronic Designs Corp. reserves the right to change products or specications without notice.
32Mx72 REGISTERED DDR SDRAM
FEATURES
Registered for enhanced performance of bus
speeds of 200, 250, 266Mb/s
Package:
208 Plastic Ball Grid Array (PBGA), 16 x 25mm
2.5V ±0.2V core power supply
2.5V I/O (SSTL_2 compatible)
Differential clock inputs (CK and CK#)
Commands entered on each positive CK edge
Internal pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
Programmable Burst length: 2,4 or 8
Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (one per byte)
DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
DLL to align DQ and DQS transitions with CK
Four internal banks for concurrent operation
Data mask (DM) pins for masking write data
(one per byte)
Programmable IOL/IOH option
Auto precharge option
Auto Refresh and Self Refresh Modes
Commercial, Industrial and Military Temperature
Ranges
Organized as 32M x 72
Weight: W3E32M72SR-XSBX - 2.5 grams typical
* This product is subject to change or cancellation without notice.
BENEFITS
74% SPACE SAVINGS vs. TSOP
Reduced part count
51% I/O reduction vs TSOP
Glueless connection to PCI bridge/memory
controller
Reduced trace lengths for lower parasitic
capacitance
Suitable for hi-reliability applications
Laminate interposer for optimum TCE match
GENERAL DESCRIPTION
The 256MByte (2Gb) DDR SDRAM is a high-speed CMOS,
dynamic random-access, memory using 5 chips containing
536,870,912 bits. Each chip is internally configured as a
quad-bank DRAM.
The 256MB DDR SDRAM uses a double data rate
architecture to achieve high-speed operation. The
double data rate architecture is essentially a 2n-prefetch
architecture with an interface designed to transfer two data
words per clock cycle at the I/O pins. A single read or write
access for the 256MB DDR SDRAM effectively consists
of a single 2n-bit wide, one-clock-cycle data tansfer at the
internal DRAM core and two corresponding n-bit wide,
one-half-clock-cycle data transfers at the I/O pins.
A bi-directional data strobe (DQS) is transmitted
externally, along with data, for use in data capture at the
receiver.strobe transmitted by the DDR SDRAM during
READs and by the memory contoller during WRITEs. DQS
is edge-aligned with data for READs and center-aligned
with data for WRITEs. Each chip has two data strobes, one
for the lower byte and one for the upper byte.
The 256MB DDR SDRAM operates from a differential clock
(CK and CK#); the crossing of CK going HIGH and CK#
going LOW will be referred to as the positive edge of CK.
Commands (address and control signals) are registered
at every positive edge of CK. Input data is registered on
both edges of DQS, and output data is referenced to both
edges of DQS, as well as to both edges of CK.
相關(guān)PDF資料
PDF描述
W3E32M72SR-250SBC 32M X 72 DDR DRAM, 0.8 ns, PBGA208
W3E32M72SR-266SBI 32M X 72 DDR DRAM, 0.75 ns, PBGA208
W3E64M16S-266NBI 64M X 16 DDR DRAM, 0.75 ns, PBGA60
W3E64M16S-250NBI 64M X 16 DDR DRAM, 0.8 ns, PBGA60
W3E64M16S-266NBC 64M X 16 DDR DRAM, 0.75 ns, PBGA60
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W3E32M72SR-XSBX 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:32Mx72 REGISTERED DDR SDRAM
W3E32M72S-XBX 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:32Mx72 DDR SDRAM
W3E32M72S-XSBX 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:32Mx72 DDR SDRAM
W3E64M16S-200NBC 制造商:Microsemi Corporation 功能描述:64M X 16 DDR, 2.5V, 200 MHZ, 60 PBGA, COMMERCIAL TEMP. - Bulk
W3E64M16S-200NBI 制造商:Microsemi Corporation 功能描述:64M X 16 DDR, 2.5V, 200 MHZ, 60 PBGA, INDUSTRIAL TEMP. - Bulk