
3
UCC1809-1/-2
UCC2809-1/-2
UCC3809-1/-2
PIN DESCRIPTIONS
FB:
This pin is the summing node for current sense
feedback, voltage sense feedback (by optocoupler) and
slope compensation. Slope compensation is derived
from the rising voltage at the timing capacitor and can be
buffered with an external small signal NPN transistor.
External high frequency filter capacitance applied from
this node to GND is discharged by an internal 250
on
resistance NMOS FET during PWM off time and offers
effective leading edge blanking set by the RC time
constant of the feedback resistance from current sense
resistor to FB input and the high frequency filter
capacitor capacitance at this node to GND.
GND:
Reference ground and power ground for all
functions.
OUT:
This pin is the high current power driver output. A
minimum series gate resistor of 3.9
limit the gate drive current when operating with high bias
voltages.
is recommended to
REF:
The internal 5V reference output. This reference is
buffered and is available on the REF pin. REF should be
bypassed with a 0.47
μ
F ceramic capacitor.
RT1:
This pin connects to timing resistor RT1 and
controls the positive ramp time of the internal oscillator
(Tr = 0.74
(C
T
+ 27pF)
RT1). The positive threshold
of the internal oscillator is sensed through inactive timing
resistor RT2 which connects to pin RT2 and timing
capacitor C
T
.
RT2:
This pin connects to timing resistor RT2 and
controls the negative ramp time of the internal oscillator
(Tf = 0.74
(C
T
+ 27pF)
RT2). The negative threshold
of the internal oscillator is sensed through inactive timing
resistor RT1 which connects to pin RT1 and timing
capacitor C
T
.
SS:
This pin serves two functions. The soft start timing
capacitor connects to SS and is charged by an internal
6
μ
A current source. Under normal soft start SS is
discharged to at least 0.4V and then ramps positive to
1V during which time the output driver is held low. As SS
charges from 1V to 2V soft start is implemented by an
increasing output duty cycle. If SS is taken below 0.5V,
the output driver is inhibited and held low. The user
accessible 5V voltage reference also goes low and I
VDD
< 100
μ
A.
VDD:
The power input connection for this device. This
pin is shunt regulated at 17.5V which is sufficiently below
the voltage rating of the DMOS output driver stage. VDD
should be bypassed with a 1
μ
F ceramic capacitor.
ELECTRICAL CHARACTERISTICS
: Unless otherwise specified, VDD = 12V. T
A
= T
J
.
PARAMETER
Soft Start Section
I
SS
TEST CONDITIONS
MIN
TYP
MAX
UNIT
VDD = 16V, V
SS
= 0V; –40
°
C to +85
°
C
VDD = 16V, V
SS
= 0V;
<
–40
°
C;
>
+85
°
C
VDD = 7.5V, I
SS
= 200
μ
A
–4.9
–4.0
–7.0
–7.0
–9.1
–10.0
0.2
0.52
μ
A
μ
A
V
V
V
SS
Low
Shutdown Threshold
Oscillator Section
Frequency
Frequency Change with Voltage
C
T
Peak Voltage
C
T
Valley Voltage
C
T
Peak to Peak Voltage
Output Section
Output V
SAT
Low
Output V
SAT
High
Output Low Voltage During UVLO
Minimum Duty Cycle
Maximum Duty Cycle
Rise Time
Fall Time
0.44
0.48
RT1 = 10k, RT2 = 4.32k, CT = 820pF
VDD = 10V to 15V
90
100
0.1
3.33
1.67
1.67
110
kHz
%/V
V
V
V
1.54
1.80
I
OUT
= 80mA (dc)
I
OUT
= –40mA (dc), VDD – OUT
I
OUT
= 20mA (dc)
V
FB
= 2V
0.8
0.8
1.5
1.5
1.5
V
V
V
%
%
ns
ns
0
70
35
18
C
OUT
= 1nF
C
OUT
= 1nF