參數(shù)資料
型號: TSB14C01HV
廠商: Texas Instruments, Inc.
英文描述: 5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
中文描述: 5V的電機及電子學工程師聯(lián)合會1394-1995背板收發(fā)器/仲裁者
文件頁數(shù): 13/35頁
文件大?。?/td> 224K
代理商: TSB14C01HV
3
1
3 Internal Register Configuration
There are 10 accessible internal registers in the TSB14AA1A. The configuration of the registers is shown in Table
3
1, and corresponding field descriptions given in Table 3
2.
A reserved register or register field (marked as reserved or RSVD in the following register configuration tables) is read
as 0, but is subject to future usage.
Table 3
1. Base Register Configuration
Address
BIT POSITION
3
0
1
2
4
5
6
7
0000
PHYSICAL_ID
R_F_TEST
0001
TD
IBR
RESERVED
0010
LAST_ARB_WON_PHYSICAL_ID
RSVD
E
0011
RDATA
RSTRB
XFR_SPD
E_REGISTER_COUNT
0100
PRIORITY
RESERVED
0101
PRODUCT IDENTIFIER
RESERVED FOR TEST
0110
EBLREQ
IRBR
SMRST
SWHRST
LAST_ARB_WON_PRIORITY
0111
DDLS
DSLS
ENDLS
RESERVED
TDATA
TSTRB
TDOE
OCDOE
1000
RESERVED FOR TEST
1001
RESERVED FOR TEST
Table 3
2. Base Register Field Description
FIELD
SIZE
TYPE
DESCRIPTION
RESERVED
R/W
All fields marked as reserved or RSVD must be read as 0. Whenever software is
developed that writes to a register that has a reserved field, software must write a 0 to
each reserved bit. In this way a bit can be added later with the default value of 0 that
reverts to previous functionality. Whenever a read is done of a register that has
reserved fields, software must not depend on the reserved fields to hold any particular
value.
RESERVED FOR TEST
Reserved
for Test
All fields marked as reserved for test or R_F_TEST may only be written to as a test to
allow reading of and writing to the entire 8 bits of a register. For normal operation of the
PHY the bit(s) should be set to 0. Whenever a read is done of a register that has
reserved for test fields, software must not depend on the reserved for test fields to hold
any particular value.
PHYSICAL_ID
6
R/W
Physical layer ID for this node. Unlike the equivalent field in the cable environment, the
physical ID in the backplane environment is writeable. The power-up state of this field is
000000b. The hardware-reset state of this field is the binary state of the external ID pins
on the device. This field is unaffected by bus reset (IBR, IRBR) and state machine reset
(SMRST). It is reinitialized to the external pin values by a hardware reset or reset
initiated by writing to the software initiated hard reset (SWHRST) bit.
TD
1
R/W
Transceiver disable. When set to 1 the PHY sets the output enable signals so that the
bus transceivers are disabled. The TSB14AA1A ignores any link layer service actions
that require a change to this bus output state. The power-up state of this field is 0. The
state of this bit is not affected by bus resets.
IBR
1
R/W
Initiate bus-reset. When set to 1, the PHY initiates a bus request immediately (without
arbitration). This bit causes assertion of the reset signal for approximately 8
μ
s and is
self-clearing. The IBR bit may be used to initiate bus resets when open collector
transceivers are implemented. In general the IRBR bit must be used to initiate bus
resets instead of IBR. The IBR bit is retained for software compatibility with the
TSB14CO1A when used with open-collector transceivers. When 3-state transceivers
are implemented, the IRBR bit must be used to initiate bus resets. The power-up state
of this field is 0.
相關PDF資料
PDF描述
TSB21LV03MHV IC APEX 20KE FPGA 200K 484-FBGA
TSB21LV03CHV IEEE 1394-1995 TRIPLE-CABLE TRANSCEIVER/ARBITER
TSB2203X6MMX30M IC APEX 20KE FPGA 200K 240-PQFP
TSB2204.5X12MMX20M IC APEX 20KE FPGA 200K 240-PQFP
TSB2204.5X19MMX20M IC APEX 20KE FPGA 200K 240-PQFP
相關代理商/技術參數(shù)
參數(shù)描述
TSB14C01MHV 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Transceiver
TSB14C01PM 制造商:Rochester Electronics LLC 功能描述:- Bulk
TSB15 制造商:未知廠家 制造商全稱:未知廠家 功能描述:EURO TERMINAL BLOCKS
TSB150002DS 制造商:TE Connectivity 功能描述:
TSB150004DS 制造商:TE Connectivity 功能描述:Conn Europa Terminal Blocks 8 POS 13.5mm Screw ST Cable Mount 40A/Contact