參數(shù)資料
型號: TSA5059A
廠商: NXP Semiconductors N.V.
英文描述: 2.7 GHz I2C-bus controlled low phase noise frequency synthesizer
中文描述: 2.7千兆赫的I2C控制的低相位噪聲頻率合成器總線
文件頁數(shù): 8/24頁
文件大小: 118K
代理商: TSA5059A
2000 Oct 24
8
Philips Semiconductors
Product specification
2.7 GHz I
2
C-bus controlled low phase
noise frequency synthesizer
TSA5059A
READ mode: R/W = 1
Data can be read out of the TSA5059A by setting bit R/W
to logic 1 (see Table 5). After the slave address has been
recognized, the TSA5059A generates an acknowledge
and the first data byte (status word) is transferred on the
SDA line. Data is valid on the SDA line during a
HIGH-level of the SCL clock signal.
A second data byte can be read out of the TSA5059A if the
controller generates an acknowledge on the SDA line.
End of transmission will occur if no acknowledge from the
controller occurs. The TSA5059A will then release the
data line to allow the controller to generate a STOP
condition. When ports P0 to P2 are used as inputs, they
must be programmed in their high-impedance state.
The POR flag is set to logic 1 when V
CC
drops below
approximately 2.75 V and at power-on.
It is reset to logic 0 when an end of data is detected by the
TSA5059A (end of a READ sequence).
Control of the loop is made possible with the in-lock flag
which indicates when the loop is phase-locked (bit FL = 1).
The bits I2, I1 and I0 represent the status of the I/O ports
P2, P1 and P0 respectively. A logic 0 indicates a
LOW-level and a logic 1 indicates a HIGH-level.
A built-in 5-level ADC is available at pin ADC. This
converter can be used to feed AFC information to the
microcontroller through the I
2
C-bus. The relationship
between bits A2, A1, A0 and the input voltage at pin ADC
is given in Table 7.
Table 5
Read data format
Note
1.
MSB is transmitted first.
Table 6
Explanation of Table 5
Table 7
ADC levels
Note
1.
Accuracy is
±
0.03V
CC
.
BYTE
DESCRIPTION
MSB
(1)
LSB
CONTROL BIT
1
2
address
status byte
1
1
0
I2
0
I1
0
I0
MA1
A2
MA0
A1
1
A
POR
FL
A0
BIT
DESCRIPTION
A
MA1 and MA0
POR
FL
I2, I1 and I0
A2, A1 and A0
acknowledge bit
programmable address bits; see Table 3
Power-on reset flag (bit POR = 1 at power-on)
in-lock flag (bit FL = 1 when the loop is phase-locked)
digital information for I/O ports P2, P1 and P0 respectively
digital outputs of the 5-level ADC; see Table 7
A2
A1
A0
VOLTAGE APPLIED TO PIN ADC
(1)
1
0
0
0
0
0
1
1
0
0
0
1
0
1
0
0.6V
CC
to V
CC
0.45V
CC
to 0.6V
CC
0.3V
CC
to 0.45V
CC
0.15V
CC
to 0.3V
CC
0 to 0.15V
CC
相關PDF資料
PDF描述
TSA5059AT RES,Wirewound,100Ohms,400WV,5+/-% Tol,200ppm-TC,6350-Case
TSA5059ATS 2.7 GHz I2C-bus controlled low phase noise frequency synthesizer
TSA5059TS 2.7 GHz I2C-bus controlled low phase noise frequency synthesizer
TSA5059 2.7 GHz I2C-bus controlled low phase noise frequency synthesizer
TSA5059T 2.7 GHz I2C-bus controlled low phase noise frequency synthesizer
相關代理商/技術參數(shù)
參數(shù)描述
TSA5059AT 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:2.7 GHz I2C-bus controlled low phase noise frequency synthesizer
TSA5059AT/C2,518 制造商:NXP Semiconductors 功能描述:
TSA5059ATS 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:2.7 GHz I2C-bus controlled low phase noise frequency synthesizer
TSA5059ATS/C1,118 功能描述:鎖相環(huán) - PLL 2,7GHZI2C BUS RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
TSA5059ATS/C2,118 制造商:NXP Semiconductors 功能描述: