![](http://datasheet.mmic.net.cn/390000/TCM320AC36DW_datasheet_16837304/TCM320AC36DW_19.png)
TCM320AC36, TCM320AC37
VOICE-BAND AUDIO PROCESSORS (VBAP
)
SLWS003C – MAY 1992 – REVISED APRIL – 1998
19
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
APPLICATION INFORMATION
output gain set design considerations (see Figure 7)
EARA and EARB are low-impedance complementary outputs. The voltages at the nodes are:
V
O+
at EARA
V
O–
at EARB
V
OD
= V
O+
– V
O–
(total differential response)
R1 and R2 are a gain-setting resistor network with the center tap connected to EARGS.
A value greater than 10 k
and less than 100 k
for R1 + R2 is recommended because of the following:
The parallel combination R1 + R2 and R
L
sets the total loading. The total capacitance at EARGS and the
parallel combination of R1 and R2 define a time constant that has to be minimized to avoid inaccuracies.
V
A
represents the maximum available digital mW output response (V
A
= 0.751 Vrms).
V
OD
= A
×
V
A
where A =
1 + (R1/R2)
4 + (R1/R2)
Digital mW Sequence
IAW CCITT G.712
VO–
VO+
RL
3
4
2
R2
R1
VO
DIN
EARB
EARGS
EARA
NOTE A: Terminal numbers shown are for the DW and N packages.
Figure 7. Gain-Setting Configuration
higher clock frequencies and sample rates
The VBAP is designed to work with sample rates up to 16 kHz where the frequency of the frame sync determines
the sampling frequency. However, there is a fundamental requirement to maintain the ratio of the master clock
frequency, f
CLK
, to the frame sync frequency, f
FSR
/f
FSX
. This ratio for the VBAP is 2.048 MHz/8 kHz, or 256
master clocks per frame sync. For example, to operate the VBAP at a sampling rate of f
FSR
and f
FSX
equal to
16 kHz, f
CLK
must be 256 times 16 kHz, or 4.096 MHz. If the VBAP is operated above an 8-kHz sample rate,
however, it is expected that the performance becomes somewhat degraded. Exact parametric specifications
for rates up to 16-kHz sample rate are not specified at this time.