參數(shù)資料
型號: TC7126A
廠商: Microchip Technology Inc.
英文描述: 3-1/2 Digit Analog-to-Digital Converters
中文描述: 3-1/2數(shù)字模擬數(shù)字轉(zhuǎn)換器
文件頁數(shù): 6/13頁
文件大小: 198K
代理商: TC7126A
3-222
TELCOM SEMICONDUCTOR, INC.
3-1/2 DIGIT
ANALOG-TO-DIGITAL CONVERTERS
TC7126
TC7126A
analog gates close a feedback loop around the integrator
and comparator. This loop permits comparator offset volt-
age error compensation. The voltage level established on
C
AZ
compensates for device offset voltages. The auto-zero
phase residual is typically 10
μ
V to 15
μ
V.
The auto-zero cycle length is 1000 to 3000 clock
periods.
Signal Integration Phase
The auto-zero loop is entered and the internal differen-
tial inputs connect to V
IN+
and V
IN–
. The differential input
signal is integrated for a fixed time period. The TC7126A
signal integration period is 1000 clock periods, or counts.
The externally-set clock frequency is
4
4 before clocking the
internal counters. The integration time period is:
t
SI
= 4
3
1000,
f
OSC
where f
OSC
= external clock frequency.
The differential input voltage must be within the device
common-mode range when the converter and measured
system share the same power supply common (ground). If
the converter and measured system do not share the same
power supply common, V
IN–
should be tied to analog com-
mon.
Polarity is determined at the end of signal integrate
phase. The sign bit is a true polarity indication, in that signals
less than 1 LSB are correctly determined. This allows
precision null detection limited only by device noise and
auto-zero residual offsets.
Reference Integrate Phase
The third phase is reference integrate, or deintegrate.
V
IN–
is internally connected to analog common and V
IN+
is
connected across the previously-charged reference capaci-
tor. Circuitry within the chip ensures that the capacitor will be
connected with the correct polarity to cause the integrator
output to return to zero. The time required for the output to
return to zero is proportional to the input signal and is
between 0 and 2000 internal clock periods. The digital
reading displayed is:
1000
DIGITAL SECTION
The TC7126A contains all the segment drivers neces-
sary to directly drive a 3-1/2 digit LCD. An LCD backplane
driver is included. The backplane frequency is the external
clock frequency
4
800. For 3 conversions per second the
backplane frequency is 60 Hz with a 5V nominal amplitude.
V
IN
V
REF
30
20
10
0
N
0.1/t
1/t
10/t
INPUT FREQUENCY
t = MEASUREMENT PERIOD
For a constant V
IN
:
V
IN
= V
R
.
t
SI
t
RI
The dual-slope converter accuracy is unrelated to the
integrating resistor and capacitor values, as long as they are
stable during a measurement cycle. Noise immunity is an
inherent benefit. Noise spikes are integrated, or averaged,
to zero during integration periods. Integrating ADCs are
immune to the large conversion errors that plague succes-
sive approximation converters in high-noise environments.
Interfering signals with frequency components at multiples
of the averaging period will be attenuated. Integrating ADCs
commonly operate with the signal integration period set to a
multiple of the 50 Hz/60 Hz power line period.
ANALOG SECTION
In addition to the basic integrate and deintegrate dual-
slope cycles discussed above, the TC7126A design incor-
porates an auto-zero cycle. This cycle removes buffer
amplifier, integrator, and comparator offset voltage error
terms from the conversion. A true digital zero reading results
without external adjusting potentiometers. A complete con-
version consists of three phases:
(1) Auto-zero phase
(2) Signal integrate phase
(3) Reference integrate phase
Auto-Zero Phase
During the auto-zero phase, the differential input signal
is disconnected from the circuit by opening internal analog
gates. The internal nodes are shorted to analog common
(ground) to establish a zero input condition. Additional
Figure 2. Normal-Mode Rejection of Dual-Slope Converter
相關(guān)PDF資料
PDF描述
TC7126AIPL 3-1/2 Digit Analog-to-Digital Converters
TC7126ARCPL Circular Connector; No. of Contacts:35; Series:; Body Material:Aluminum Alloy; Connecting Termination:Solder; Connector Shell Size:28; Circular Contact Gender:Socket; Circular Shell Style:Wall Mount Receptacle RoHS Compliant: No
TC7126CKW 3-1/2 Digit Analog-to-Digital Converters
TC7126IPL 3-1/2 Digit Analog-to-Digital Converters
TC7126ACKW 3-1/2 Digit Analog-to-Digital Converters
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TC7126ACKW 功能描述:LCD 驅(qū)動器 3.5 digit A/D RoHS:否 制造商:Maxim Integrated 數(shù)位數(shù)量:4.5 片段數(shù)量:30 最大時鐘頻率:19 KHz 工作電源電壓:3 V to 3.6 V 最大工作溫度:+ 85 C 最小工作溫度:- 20 C 封裝 / 箱體:PDIP-40 封裝:Tube
TC7126ACKW713 功能描述:LCD 驅(qū)動器 3.5 digit A/D RoHS:否 制造商:Maxim Integrated 數(shù)位數(shù)量:4.5 片段數(shù)量:30 最大時鐘頻率:19 KHz 工作電源電壓:3 V to 3.6 V 最大工作溫度:+ 85 C 最小工作溫度:- 20 C 封裝 / 箱體:PDIP-40 封裝:Tube
TC7126ACLW 功能描述:LCD 驅(qū)動器 3.5 digit A/D RoHS:否 制造商:Maxim Integrated 數(shù)位數(shù)量:4.5 片段數(shù)量:30 最大時鐘頻率:19 KHz 工作電源電壓:3 V to 3.6 V 最大工作溫度:+ 85 C 最小工作溫度:- 20 C 封裝 / 箱體:PDIP-40 封裝:Tube
TC7126ACLW713 功能描述:LCD 驅(qū)動器 w/Hold RoHS:否 制造商:Maxim Integrated 數(shù)位數(shù)量:4.5 片段數(shù)量:30 最大時鐘頻率:19 KHz 工作電源電壓:3 V to 3.6 V 最大工作溫度:+ 85 C 最小工作溫度:- 20 C 封裝 / 箱體:PDIP-40 封裝:Tube
TC7126ACPL 功能描述:LCD 驅(qū)動器 Low Power RoHS:否 制造商:Maxim Integrated 數(shù)位數(shù)量:4.5 片段數(shù)量:30 最大時鐘頻率:19 KHz 工作電源電壓:3 V to 3.6 V 最大工作溫度:+ 85 C 最小工作溫度:- 20 C 封裝 / 箱體:PDIP-40 封裝:Tube