參數(shù)資料
型號: SY58627L
廠商: Micrel Semiconductor,Inc.
英文描述: DC-to-6.4Gbps Backplane Receive Buffer with Four Stage Programmable Equalization and DC-Offset Control
中文描述: DC至到6.4Gbps背板接收緩沖器與四階段可編程均衡和直流偏移控制
文件頁數(shù): 4/18頁
文件大小: 1423K
代理商: SY58627L
Micrel, Inc.
Pin Description
SY58627L
Janaury 2006
4
M9999-012606-A
hbwhelp@micrel.com
or (408) 955-1690
Pin Number
Pin Name
Pin Function
3, 4
RXIN, /RXIN
Differential receiver input pair: This input pair is the differential signal input to the
device. It accepts AC- or DC-coupled signals as small as 100mV (200mV
PP
). The
loss-of-signal (LOS Level) includes a small amount of hysteresis to prevent the loss-
of-signal output from oscillating when no signal is present. RXIN and /RXIN
internally terminate to the VTTIN
pin through 50
. Please refer to the “Input
Interface Applications” section for more details. RXIN, /RXIN differential inputs
recommended be
90mV
PK
to ensure valid outputs. Consider disabling the outputs
when the differential input is not present, or < 90mV
PK
(e.g.: Hot Swap Applications).
Input termination center-tap: RXIN and /RXIN terminate to VTTIN. The VTTIN pin
provides a center-tap to the internal termination network for maximum interface
flexibility, and DC-offset capability. Please refer to the “Input Interface Applications”
section for more details.
6
VTTIN
7
VREF-AC
Reference voltage: This output biases to V
CC
-0.84V. It is used for AC-coupling the
input pair (RXIN, /RXIN). Connect VREF-AC directly to the VTTIN pin. Bypass with
0.01μF low ESR capacitor to VCC. Maximum sink/source current is ±1.5mA. Due to
the limited drive capability, the VREF-AC pin is only intended to drive the VTTIN pin.
Leave VREF-AC pin floating when not used. Please refer to the “Input Interface
Applications” section for more details.
27
VTH
Input logic threshold control voltage for logic control threshold settings other than
LVTTL/CMOS. This input control pin can be externally biased to set the proper
threshold for all the logic control pins, /RXEN, LBSEL, 3-bit equalization control, and
/RXLBEN. For standard LVTTL/CMOS control, simply leave the VTH pin floating
and the threshold voltage defaults to V
CC
/2 (When V
EE
= 0V). For LVPECL
thresholds, set VTH to V
CC
-1.3V.
TTL/CMOS (or VTH controlled) compatible control input for the RXQ output pair.
When pulled HIGH, the RXQ output pair is disabled. This input is internally
connected to a 25k
pull-down resistor and will default to a logic LOW state
(Enable) if left open. When disabled, the RXQ output goes LOW, and /RXQ output
goes HIGH. Default threshold is V
CC
/2 when VTH pin is floating.
TTL/CMOS (or VTH controlled) compatible control input for RXLBQ output pair.
When pulled HIGH, the RXLBQ output pair is disabled. This input is internally
connected to a 25k
pull-down resistor and will default to a logic LOW state
(Enable) if left open. When disabled, the RXLBQ output goes LOW, and /RXLBQ
output goes HIGH. Default threshold is V
CC
/2 when VTH pin is floating. In normal
operating mode, when the RXLBQ output pair is not needed, disable the RXLBQ
output pair (/RXLBEN = HIGH) to minimize noise.
23
/RXEN
15
/RXLBEN
10
LBSEL
Loopback MUX select control: The TTL/CMOS (or VTH controlled) compatible input
selects the input to the Loopback mode multiplexer. When LBSEL input is logic
HIGH, Loopback mode is selected, and the TXLBIN input pair is selected to pass
through the RXQ and RXLBQ output pairs. Note that the LBSEL pin is internally
connected to a 25k
pull-down resistor and will default to a logic LOW state if left
open (normal operation). The Loopback MUX includes internal input isolation to
minimize crosstalk.
11, 12
TXLBIN,
/TXLBIN
Loopback differential input pair: AC-coupled, CML-compatible input. This input pair
includes internal termination connected to an internal VBB for an AC-coupled bias
configuration. For local Loopback operation, the TXLBIN input pair receives a signal
from the SY58626L transmitter TXLBQ output pair. The input signal from TXLBIN
does not have any equalization. When the SY58627L Loopback mode is selected
(LBSEL = HIGH), the signal at TXLBIN is directed to the RXQ and RXLBQ output
pairs.
相關(guān)PDF資料
PDF描述
SY58627LMG DC-to-6.4Gbps Backplane Receive Buffer with Four Stage Programmable Equalization and DC-Offset Control
SY58627LMGTR DC-to-6.4Gbps Backplane Receive Buffer with Four Stage Programmable Equalization and DC-Offset Control
SY69753AL 3.3V, 125Mbps, 155Mbps Clock and Data Recovery
SY69753ALHG 3.3V, 125Mbps, 155Mbps Clock and Data Recovery
SY69753ALHGTR 3.3V, 125Mbps, 155Mbps Clock and Data Recovery
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SY58627LMG 功能描述:緩沖器和線路驅(qū)動器 6.4Gbps Receiver w/ Equalization (I Temp, Green) RoHS:否 制造商:Micrel 輸入線路數(shù)量:1 輸出線路數(shù)量:2 極性:Non-Inverting 電源電壓-最大:+/- 5.5 V 電源電壓-最小:+/- 2.37 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Reel
SY58627LMG TR 功能描述:緩沖器和線路驅(qū)動器 6.4Gbps Receiver w/ Equalization (I Temp, Green) RoHS:否 制造商:Micrel 輸入線路數(shù)量:1 輸出線路數(shù)量:2 極性:Non-Inverting 電源電壓-最大:+/- 5.5 V 電源電壓-最小:+/- 2.37 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Reel
SY58627LMGTR 制造商:MICREL 制造商全稱:Micrel Semiconductor 功能描述:DC-to-6.4Gbps Backplane Receive Buffer with Four Stage Programmable Equalization and DC-Offset Control
SY58627LMG-TR 功能描述:RECEIVER 6.4GBPS W/EQUALIZATION 制造商:microchip technology 系列:* 零件狀態(tài):過期 標(biāo)準(zhǔn)包裝:1
SY5A00-5U1 制造商:SMC 功能描述:SY5000 5 port solenoid valve 2 x 3/2 24V