參數(shù)資料
型號: SPT674BCJ
廠商: SIGNAL PROCESSING TECHNOLOGIES
元件分類: ADC
英文描述: 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, CDIP28
封裝: SIDE BRAZED, CERAMIC, DIP-28
文件頁數(shù): 11/12頁
文件大?。?/td> 103K
代理商: SPT674BCJ
SPT
8
8/1/00
SPT674
ALTERNATIVE
In some applications, a full scale of 10.24 V (for an LSB of
2.5 mV) or 20.48 V (for an LSB of 5.0 mV) is more convenient.
In the unipolar mode of operation, replace R2 with a 200
potentiometer and add 150
in series with the 10 V IN pin for
10.24 V input range or 500
in series with the 20 V IN pin for
20.48 V input range. In bipolar mode of operation, replace R1
with a 500
potentiometer (in addition to the previous
changes). The calibration will remain similar to the standard
calibration procedure.
CONTROLLING THE SPT674
The SPT674 can be operated by most microprocessor sys-
tems due to the control input pins and on-chip logic. It may
also be operated in the stand-alone mode and enabled by the
R/C input pin. Full P control consists of selecting an 8 or
12-bit conversion cycle, initiating the conversion, and reading
the output data when ready. The output read has the options
of choosing either 12-bits at once or 8 bits followed by
4-bits in a left-justified format. All five control inputs are TTL/
CMOS compatible and include 12/8 , CS , Ao, R/C and CE.
The use of these inputs in controlling the converter’s opera-
tions is shown in table I, and the internal control logic is shown
in a simplified schematic in figure 10.
STAND-ALONE OPERATION
The simplest interface is a control line connected to R/
C . The
output controls must be tied to known states as follows: CE
and 12/8 are wired high, Ao and CS are wired low. The output
data arrives in words of 12-bits each. The limits on R/C duty
cycle are shown in figures 3 and 4. It may have a duty cycle
within and including the extremes shown in the specifica-
tions. In general, data may be read when R/C is high unless
STS is also high, indicating a conversion is in progress.
Table I - Truth Table for the SPT674 Control Inputs
CE
Ao
Operation
CS
R/C
12/8
0
XXXX
None
X
1
X
None
0
X
0
Initiate 12 bit conversion
0
X
1
Initiate 8 bit conversion
1
0
X
0
Initiate 12 bit conversion
1
0
X
1
Initiate 8 bit conversion
1
0
X
0
Initiate 12 bit conversion
1
0
X
1
Initiate 8 bit conversion
10
1X
1
Enable 12 bit Output
10
00
1
Enable 8 MSB's Only
10
01
1
Enable 4 LSB's Plus 4
Trailing Zeroes
Figure 7 - Interfacing the SPT674 to an 8-Bit Data Bus
Address Bus
Ao
~
Data
Bus
STS
MSB
DIG
COM
LSB
Ao
12/8
CONTROLLED OPERATION
CONVERSION LENGTH
A conversion start transition latches the state of Ao as shown
in figure 7 and table I. The latched state determines if the
conversion stops with 8 bits (Ao high) or continues for 12 bits
(Ao low). If all 12 bits are read following an 8-bit conversion, the
three LSBs will be a logic 0 and DB3 will be a logic 1. Ao is latched
because it is also involved in enabling the output buffers as
will be explained later. No other control inputs are latched.
CONVERSION START
A conversion may be initiated by a logic transition on any of
the three inputs: CE, CS , R/C , as shown in table I. The last
of the three to reach the correct state starts the conversions,
so one, two or all three may be dynamically controlled. The
nominal delay from each is the same and all three may
change state simultaneously. In order to assure that a par-
ticular input controls the start of conversion, the other two
should be set up at least 50 ns earlier. Refer to the convert
mode timing specifications. The Convert Start timing diagram
is illustrated in figure 1.
The output signal STS is the status flag and goes high only
when a conversion is in progress. While STS is high, the
output buffers remain in a high impedance state so that data
can not be read. Also, when STS is high, an additional Start
Convert will not reset the converter or reinitiate a conversion.
Note, if Ao changes state after a conversion begins, an
additional Start Convert command will latch the new start of
Ao and possibly cause a wrong cycle length for that conver-
sion (8 versus 12 bits).
相關(guān)PDF資料
PDF描述
SD-14595D1-192Y SYNCHRO OR RESOLVER TO DIGITAL CONVERTER, DIP36
SD-14621DS-282S SYNCHRO OR RESOLVER TO DIGITAL CONVERTER, CQIP54
SDC-14604T-392 SYNCHRO OR RESOLVER TO DIGITAL CONVERTER, DMA28
SD-14531D1-424K SYNCHRO OR RESOLVER TO DIGITAL CONVERTER, MDMA36
SDC-14606-414L SYNCHRO OR RESOLVER TO DIGITAL CONVERTER, DMA28
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SPT674CCJ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FAST, COMPLETE 12-BIT uP COMPATIBLE A/D CONVERTER WITH SAMPLE/HOLD
SPT68H-113 制造商:Coilcraft Inc 功能描述:Power inductor, toroid, 20% tol, SMT, RoHS
SPT68H-113ML 制造商:Coilcraft Inc 功能描述:Power inductor, toroid, 20% tol, SMT, RoHS
SPT68H-113MLB 功能描述:固定電感器 Power Inductor 11 uH 20 % 11.2 A RoHS:否 制造商:AVX 電感:10 uH 容差:20 % 最大直流電流:1 A 最大直流電阻:0.075 Ohms 工作溫度范圍:- 40 C to + 85 C 自諧振頻率:38 MHz Q 最小值:40 尺寸:4.45 mm W x 6.6 mm L x 2.92 mm H 屏蔽:Shielded 端接類型:SMD/SMT 封裝 / 箱體:6.6 mm x 4.45 mm
SPT68H-113MLD 功能描述:固定電感器 Power Inductor 11 uH 20 % 11.2 A RoHS:否 制造商:AVX 電感:10 uH 容差:20 % 最大直流電流:1 A 最大直流電阻:0.075 Ohms 工作溫度范圍:- 40 C to + 85 C 自諧振頻率:38 MHz Q 最小值:40 尺寸:4.45 mm W x 6.6 mm L x 2.92 mm H 屏蔽:Shielded 端接類型:SMD/SMT 封裝 / 箱體:6.6 mm x 4.45 mm