• 參數(shù)資料
    型號: SP9601AS
    英文描述: 12-Bit, Low Power Voltage Output D/A Converter
    中文描述: 12位,低功耗,電壓輸出D / A轉(zhuǎn)換
    文件頁數(shù): 5/9頁
    文件大?。?/td> 160K
    代理商: SP9601AS
    SP9601DS/02
    SP9601 12-Bit, Low-Power Voltage Output
    5
    Copyright 2000 Sipex Corporation
    V
    OUT
    V
    REF
    DAC
    16
    7
    9
    3 TO 7
    DECODE
    3
    9
    LATCH
    12
    1
    SHIFT
    REGISTER
    D
    IN
    +
    Figure 1. Detailed Block Diagram
    The operational amplifier is a rail-to-rail input,
    rail-to-rail output CMOS amplifier. It is capable
    of supplying 5mA of load current in the
    ±
    3 volt
    output range. The initial offset voltage is laser-
    trimmed to improve accuracy. Settling time is
    30
    μ
    s for a full scale output transition to 0.024%
    accuracy.
    The bipolar voltage output of the
    SP9601
    is
    created on chip from the DAC output voltage
    (V
    ) by using an operational amplifier and
    two feedback resistors connected as shown in
    Figure 2. This configuration produces a
    ±
    4.5V
    bipolar output range with standard offset binary
    coding,
    Table 1
    .
    USING THE SP9601
    External Reference
    The DAC input resistance is code dependent
    and is minimum at code 1877 and nearly infinite
    at code 0. Because of the code-dependent nature
    of the reference a high quality, low output im-
    pedance amplifier should be used to drive the
    V
    REF
    input.
    Serial Clock and Update Rate
    The
    SP9601
    maximum serial clock rate (SCLK)
    is given by 1/(t
    CH
    +t
    CL
    ) which is approximately
    12.5 MHz. The digital word update rate is lim-
    ited by the chip select period, which is 12 X
    SCLK periods plus the CS high pulse width t
    .
    This is equal to a 1
    μ
    s or 1 MHz update rate.
    However, the DAC settling time to 12–Bits is 30
    μ
    s, which for full scale output transitions would
    limit the update rate to 33 kHz.
    Logic Interface
    The
    SP9601
    is designed to be compatible with
    TTL and CMOS logic levels. However, driving
    the digital inputs with TTL level signals will
    increase the power consumption of the part by
    300
    μ
    A. In order to achieve the lowest power
    consumption use rail-to-rail CMOS levels to
    drive the digital inputs.
    Midscale Preset
    By holding CS pin low during Power-up, the
    DAC output can be forced to 0V. Following
    Power-up, the CS pin should be kept low as the
    first digital word is shifted into the shift register.
    When CS pin is set high, the digital word in the
    shift register (loaded by the last 12 clock cycles)
    is latched into the DAC register. Thus, the DAC
    can be forced to go from midscale (1000 0000
    0000, on Power-up) to any digital state, without
    entering an unknown state.
    +
    D
    IN
    V
    REF
    V
    OUT
    V
    DAC
    V
    OUT
    V
    DAC
    D
    IN
    2048
    x V
    REF
    D
    IN
    4096
    WHERE
    =
    =
    x V
    REF
    – 1
    )
    (
    (
    )
    Figure 2. Transfer Function
    DAC
    REGISTER
    40K
    40K
    相關(guān)PDF資料
    PDF描述
    SP9601BN 12-Bit, Low Power Voltage Output D/A Converter
    SP9601BS 12-Bit, Low Power Voltage Output D/A Converter
    SP9601JS 12-Bit, Low Power Voltage Output D/A Converter
    SP9601KN 12-Bit, Low Power Voltage Output D/A Converter
    SP9601KS 12-Bit, Low Power Voltage Output D/A Converter
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    SP9601BN 制造商:SIPEX 制造商全稱:Sipex Corporation 功能描述:12-Bit, Low Power Voltage Output D/A Converter
    SP9601BS 制造商:SIPEX 制造商全稱:Sipex Corporation 功能描述:12-Bit, Low Power Voltage Output D/A Converter
    SP9601JN 制造商:SIPEX 制造商全稱:Sipex Corporation 功能描述:12-Bit, Low Power Voltage Output D/A Converter
    SP9601JS 制造商:SIPEX 制造商全稱:Sipex Corporation 功能描述:12-Bit, Low Power Voltage Output D/A Converter
    SP9601KN 制造商:SIPEX 制造商全稱:Sipex Corporation 功能描述:12-Bit, Low Power Voltage Output D/A Converter